共 37 条
- [1] Arora Sonu, 2020, 2020 IEEE Hot Chips 32 Symposium (HCS), DOI 10.1109/HCS49909.2020.9220414
- [2] Balamurugan G, 2003, CONF REC ASILOMAR C, P1681
- [3] Modeling and mitigation of jitter in multi-Gbps source-synchronous I/O links [J]. 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 254 - 260
- [4] Modeling and Analysis of High-Speed I/O Links [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 237 - 247
- [5] Beyene WT, 2018, IEEE C ELECTR PERFOR, P17, DOI 10.1109/EPEPS.2018.8534244
- [6] Advanced Modeling and Accurate Characterization of a 16 Gb/s Memory Interface [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 306 - 327
- [7] Bogatin E., 2004, Signal Integrity - Simplified
- [8] Chaudhary MW, 2020, MIDWEST SYMP CIRCUIT, P333, DOI [10.1109/MWSCAS48704.2020.9184527, 10.1109/mwscas48704.2020.9184527]
- [9] Chaudhary MW, 2016, IEEE INT SYMP DESIGN, P84
- [10] Chaudhary MW., 2020, 2020 IEEE 29th Conference on Electrical Performance of Electronic Packaging and Systems EPEPS, P1, DOI [10.1109/ICECCE49384.2020.9179321, DOI 10.1109/ICECCE49384.2020.9179321]