Holistic Die-to-Die Interface Design Methodology for 2.5-D Multichip-Module Systems

被引:0
作者
Chaudhary, Muhammad Waqas [1 ]
Heinig, Andy [1 ]
Choubey, Bhaskar [2 ]
机构
[1] Fraunhofer Inst Integrated Circuits Fraunhofer II, Div Engn Adapt Syst, D-01187 Dresden, Germany
[2] Siegen Univ, Dept Analog Circuits & Image Sensors, D-57076 Siegen, Germany
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2021年 / 11卷 / 12期
关键词
Receivers; Transmitters; Design methodology; Integrated circuit interconnections; Topology; Optimization; Jitter; Chip-to-chip communication; design methodology; energy per bit; multichip module (MCM); optimization; routing pitch; SOURCE-SYNCHRONOUS I/O; NM SOI CMOS; PARALLEL INTERFACE; SERIAL LINK; POWER; PJ/BIT; SIMULATION; RECEIVER; VOLTAGE;
D O I
10.1109/TCPMT.2021.3117118
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
More than Moore technologies can be supported by system-level diversification enabled by chiplet-based integrated systems within multichip modules (MCMs) and silicon interposer-based 2.5-D systems. The division of large system-on-chip dies into smaller chiplets with different technology nodes specific to the chiplet application requirement enables the performance enhancement at the system level while achieving lower power consumption. However, these chiplets need to communicate with each other. Routing resources in MCM and 2.5-D systems are limited due to system size and thickness restrictions. This work presents an energy/bit optimization approach for multichip systems with the possibility of co-optimization with the routing resources defined by the signaling pitch. Holistic design methodologies are shown which can be further extended by the designer to define the application-specific constraints. A detailed analysis of energy per bit relationship to the voltage swing requirement for different topologies is presented along with a specific CML signaling-oriented design flow for 2.5-D chip-to-chip interfaces as an example of topology-specific optimization possibilities within this methodology.
引用
收藏
页码:2171 / 2182
页数:12
相关论文
共 37 条
  • [1] Arora Sonu, 2020, 2020 IEEE Hot Chips 32 Symposium (HCS), DOI 10.1109/HCS49909.2020.9220414
  • [2] Balamurugan G, 2003, CONF REC ASILOMAR C, P1681
  • [3] Modeling and mitigation of jitter in multi-Gbps source-synchronous I/O links
    Balamurugan, G
    Shanbhag, N
    [J]. 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 254 - 260
  • [4] Modeling and Analysis of High-Speed I/O Links
    Balamurugan, Ganesh
    Casper, Bryan
    Jaussi, James E.
    Mansuri, Mozhgan
    O'Mahony, Frank
    Kennedy, Joseph
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 237 - 247
  • [5] Beyene WT, 2018, IEEE C ELECTR PERFOR, P17, DOI 10.1109/EPEPS.2018.8534244
  • [6] Advanced Modeling and Accurate Characterization of a 16 Gb/s Memory Interface
    Beyene, Wendemagegnehu T.
    Madden, Chris
    Chun, Jung-Hoon
    Lee, Haechang
    Frans, Yohan
    Leibowitz, Brian
    Chang, Ken
    Kim, Namhoon
    Wu, Ting
    Yip, Gary
    Perego, Rich
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 306 - 327
  • [7] Bogatin E., 2004, Signal Integrity - Simplified
  • [8] Chaudhary MW, 2020, MIDWEST SYMP CIRCUIT, P333, DOI [10.1109/MWSCAS48704.2020.9184527, 10.1109/mwscas48704.2020.9184527]
  • [9] Chaudhary MW, 2016, IEEE INT SYMP DESIGN, P84
  • [10] Chaudhary MW., 2020, 2020 IEEE 29th Conference on Electrical Performance of Electronic Packaging and Systems EPEPS, P1, DOI [10.1109/ICECCE49384.2020.9179321, DOI 10.1109/ICECCE49384.2020.9179321]