New symmetrical buffer design for VLSI applications

被引:5
作者
Chow, HC [1 ]
Feng, WS [1 ]
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
关键词
D O I
10.1080/00207210110058148
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel fast buffers by the transient part circuit technique are described in this paper. The proposed circuits are fully symmetrical in their structure, therefore the design is straightforward and the well balanced speed can be easily obtained. As compared with prior work. the delay ratio of this work is over 300% and 10% balance improvement, respectively. While based on a design criterion of the same area the proposed buffer circuit shows 27% and 76% average speed enhancements on propagation delays with only 7.3% average increase in its power consumption.
引用
收藏
页码:779 / 787
页数:9
相关论文
共 11 条
[1]  
DEPAOLIS MV, 1986, Patent No. 4617477
[2]  
HARA H, 1990, Patent No. 4950920
[3]  
HELLER LG, 1984, P IEEE INT SOL STAT, P16
[4]  
Khoo K.-Y., 1994, P INT S CIRC SYST, P355
[5]  
*MET SOFTW, 1996, HSPIC US MAN
[6]  
MU F, 1999, P INT S CIRC SYST IE, P541
[7]  
PFENNINGS LCM, 1985, P INT SOL STAT CIRC, P212
[8]   ELIMINATION OF PROCESS-DEPENDENT CLOCK SKEW IN CMOS VLSI [J].
SHOJI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (05) :875-880
[9]  
SHOJI M, 1988, CMOS DIGITAL CIRCUIT, P383
[10]   Efficiency improvement in charge pump circuits [J].
Wang, CC ;
Wu, JC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) :852-860