Configurable CNN SoC Co-Processor Architecture

被引:2
|
作者
Wijaya, Joshua Adiel [1 ]
Adiono, Trio [2 ]
机构
[1] Inst Teknol Bandung, Sch Elect Engn & Informat, Bandung, Indonesia
[2] Univ Ctr Excellence Microelect, Inst Teknol Bandung, Bandung, Indonesia
来源
2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2019年
关键词
Convolution Neural Network (CNN); System on Chip (SoC); processor;
D O I
10.1109/isocc47750.2019.9078513
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we proposed a configurable CNN architecture design for use in a SoC co-processor. The co-processor is configured and generated by the proposed design tools utilizing folding architecture and multiple processing elements working in parallel. The proposed system utilized a configurable system designer that can automatically generate the verilog source file that defines a CNN processor that can process various image and kernel sizes. The system designer also able to generate the program code to be run on the SoC platform. The system design has been verified using a ZYNQ (TM) 7000 SoC platform and shows the processing result is similar to the simulation results. The system can reach the processing speed of 72.727 MHz.
引用
收藏
页码:281 / 282
页数:2
相关论文
共 50 条
  • [41] Implementation of Embedded RISC Processor with Dynamic Power Management for Low-Power Embedded system on SOC
    Kumar, Narender
    Rattan, Munish
    2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [42] Innovative architecture-level power estimation methodology for godson processor
    Key Laboratory of Computer System and Architecture, Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    Jisuanji Yanjiu yu Fazhan, 2007, 5 (782-789): : 782 - 789
  • [43] A High Throughput Hardware CNN Accelerator Using a Novel Multi-Layer Convolution Processor
    Tavakoli, Mohammad Reza
    Sayedi, Sayed Masoud
    Khaleghi, Mohammad Javad
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 578 - 583
  • [44] Definition of a FPGA-Based SoC Architecture for PRBS Transmission in Optical Spectroscopy
    Tapiador, Miguel
    Escobar-Vera, Camilo
    Soriano-Amat, Miguel
    Martin-Lopez, Sonia
    Gonzalez-Herraez, Miguel
    Hernandez, Alvaro
    Fernandez-Ruiz, Maria R.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [45] Hardware signature generation using a hybrid PUF and FSM model for an SOC architecture
    Kokila J.
    Das A.M.
    Begum B.S.
    Ramasubramanian N.
    Periodica polytechnica Electrical engineering and computer science, 2019, 63 (04): : 244 - 253
  • [46] A Configurable Heterogeneous Multicore Architecture with Cellular Neural Network for Real-Time Object Recognition
    Kim, Kwanho
    Lee, Seungjin
    Kim, Joo-Young
    Kim, Minsu
    Yoo, Hoi-Jun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (11) : 1612 - 1622
  • [47] An 8-Channel Scalable EEG Acquisition SoC With Patient-Specific Seizure Classification and Recording Processor
    Yoo, Jerald
    Yan, Long
    El-Damak, Dina
    Bin Altaf, Muhammad Awais
    Shoeb, Ali H.
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (01) : 214 - 228
  • [48] SOC design challenges in a multi-threaded 65nm dual core Xeon® MP processor
    Varada, Raj
    Tam, Simon
    Benoit, John
    Chou, Kris
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 217 - +
  • [49] Edge Intelligence based Co-training of CNN
    Xie, Feiyi
    Xu, Aidong
    Jiang, Yixin
    Chen, Songlin
    Liao, Runfa
    Wen, Hong
    14TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND EDUCATION (ICCSE 2019), 2019, : 830 - 834
  • [50] nAIxt: A Light-Weight Processor Architecture for Efficient Computation of Neuron Models
    Kauth, Kevin
    Lanius, Christian
    Gemmeke, Tobias
    ARCHITECTURE OF COMPUTING SYSTEMS, ARCS 2024, 2024, 14842 : 3 - 17