Design Planning with 3D-Via Optimization in Alternative Stacking Integrated Circuits

被引:0
|
作者
Lu, Chao-Hung [1 ]
Chen, Hung-Ming [2 ]
Liu, Chien-Nan Jimmy [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Tao Yuan 320, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
stacking IC; partition; floorplanning; TSV; 3D-via; CHIP-TO-WAFER; 3D SYSTEM;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Billions of transistors are placed in one single chip (SoC) with advanced manufacturing technology. Further development is obstructed by the ability to the manufacture of SoC and the signal integrity. Stacking IC is an alternative choice when we design a high-performance high-density chip. Design flow (especially physical design) is facing different issues when compared with 2D IC design. The location of the I/Os seriously affect the number of 3D-Vias and their total area in the stacking IC. This paper proposes a Stacking IC architecture and the corresponding design flow to solve the I/O and 3D-Via problems. In this flow, we have developed a system partition approach to minimize the number of 3D-Vias and balance the I/O number of each tier, and modified one traditional floorplan method to optimize the I/O and module locations. The experimental results are encouraging in the GSRC benchmarks. Compared with greedy and intuitive methods, our framework reduces the number of 3D-Vias by 30.02% on the average and can balance the I/O count of each tier. The dead space of the final floorplan is reduced by 14.13%.
引用
收藏
页码:287 / 302
页数:16
相关论文
共 50 条
  • [1] Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits
    Chen, Yibo
    Kursun, Eren
    Motschman, Dave
    Johnson, Charles
    Xie, Yuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (09) : 1335 - 1346
  • [2] A 3D-Via legalization algorithm for 3D VLSI circuits and its impact on wire length
    Hentschke, Renato
    Reis, Ricardo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2036 - 2039
  • [3] Efficient thermal via planning for placement of 3D integrated circuits
    Jing Li
    Hiroshi Miyashita
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 145 - 148
  • [4] Extremal Optimization Approach to 3D Design of Integrated Circuits Layouts
    Grzesiak-Kopec, Katarzyna
    Ogorzalek, Maciej
    2015 SEVENTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATIONAL INTELLIGENCE (ICACI), 2015, : 411 - 414
  • [5] Design tools for 3-D integrated circuits
    Das, S
    Chandrakasan, A
    Reif, R
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 53 - 56
  • [6] Design and CAD for 3D integrated circuits
    Franzon, Paul D.
    Davis, W. Rhett
    Steer, Michael B.
    Lipa, Steve
    Oh, Eun Chu
    Thorolfsson, Thor
    Melamed, Samson
    Luniya, Sonali
    Doxsee, Tad
    Berkeley, Stephen
    Shani, Ben
    Obermiller, Kurt
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 668 - +
  • [7] 3D Integrated Circuits Layout Optimization Game
    Grzesiak-Kopec, Katarzyna
    Nowak, Leszek
    Ogorzalek, Maciej
    ARTIFICIAL INTELLIGENCE AND SOFT COMPUTING, ICAISC 2017, PT II, 2017, 10246 : 444 - 453
  • [8] A reconfigurable test method based on LFSR for 3D stacking integrated circuits
    Tian, Chen
    Lu, Jianyong
    Jun, Liu
    Liang, Huaguo
    Lu, Yingchun
    Yi, Maoxiang
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 82 - 89
  • [9] Design Space Exploration for 3D Integrated Circuits
    Xie, Yuan
    Ma, Yuchun
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2309 - +
  • [10] Design of Magnetic Transceivers for 3-D Integrated Circuits
    Korenivski, Vladislav
    IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (11)