Development of High Density Fan Out Wafer Level Package (HD FOWLP) With Multi-layer Fine Pitch RDL for Mobile Applications

被引:106
作者
Rao, Vempati Srinivasa [1 ]
Chong, Chai Tai [1 ]
Ho, David [1 ]
Zhi, Ding Mian [1 ]
Choong, Chong Ser [1 ]
Lim, Sharon P. S. [1 ]
Ismael, Daniel [1 ]
Liang, Ye Yong [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
来源
2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2016年
关键词
Fan-Out WLP; Package-on-Package; Fine pitch RDL; Multi-Chip Package; Through Mold Interconnections;
D O I
10.1109/ECTC.2016.203
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, Fan-out Wafer Level Packaging (FOWLP) has been emerged as a promising technology to meet the ever increasing demands of the consumer electronic products. However, conventional FOWLP technology is limited to small size packages with single chip and Low to Mid-range Input/Output (I/O) count due to die shift, warpage and RDL scaling issues. In this paper, we are presenting new RDL-First FOWLP approach which enables RDL scaling, overcomes the die shift, die protrusion and warpage challenges of conventional FOWLP, and extend the FOWLP technology for multi-chip and high I/O count package applications. RDL-First FOWLP process integration flow was demonstrated and fabricated test vehicles of large multi-chip package of 20 x 20 mm(2) with 3 layers fine pitch RDL of LW/LS of 2 mu m/2 mu m and similar to 2400 package I/Os. Two Through Mold Interconnections (TMI) fabrication approaches (tall Cu pillar and vertical Cu wire) were evaluated on this platform for Package-on-Package (PoP) application. Backside RDL process on over molded Chip-to-Wafer (C2W) with carrier wafer was demonstrated for PoP applications. Laser de-bonding and sacrificial release layer material cleaning processes were established, and successfully used in the integration flow to fabricate the test vehicles. Assembly processes were optimized and successfully demonstrated large multi-chip RDL-first FOWLP package and PoP assembly on test boards. The large multi-chip FOWLP packages samples were passed JEDEC component level test Moisture Sensitivity Test Level 1 & Level 3 (MST L1 & MST L3) and 30 drops of board level drop test, and results will be presented.
引用
收藏
页码:1522 / 1529
页数:8
相关论文
共 10 条
[1]  
Braun T., 2015, EUR C CIRC THEOR DES
[2]  
Brunnbauer M., 2006, P 56 EL COMP TECHN C
[3]  
Chong Ser Choong, 2013, T COMPONENTS PACKAGI, V3
[4]  
Jin Yonggang, 2010, P 12 EL PACK TECHN C
[5]  
Keser B, 2007, P 57 EL COMP TECHN C
[6]  
Kim Hyoung Joon, 2011, 61 EL COMP TECHN C
[7]  
Kripesh Vaidyanathan, 2008, P 58 EL COMP TECHN C
[8]  
Palesko Chet, 2014, EL SYST INT C
[9]  
Sharma Gaurav, 2009, P 59 EL COMP TECHN C
[10]  
Wojnowski M., 2015, P 65 EL COMP TECHN C