共 13 条
[1]
[Anonymous], P 10 INT PAR PROC S
[2]
Hemani A., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P873, DOI 10.1109/DAC.1999.782202
[3]
A single chip low power asynchronous implementation of an FFT algorithm for space applications
[J].
ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM,
1998,
:216-223
[4]
Ma YT, 1996, IEEE T SIGNAL PROCES, V44, P445, DOI 10.1109/78.485944
[5]
Omondi A.R., 1994, Computer arithmetic systems: Algorithms, architecture and implementation
[6]
A low power approach to floating point adder design
[J].
INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS,
1997,
:178-185
[7]
Proakis J.G., 1988, Introduction to digital signal processing
[8]
On the design of fast IEEE floating-point adders
[J].
ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS,
2001,
:184-194
[9]
Simar R, 1998, INT CONF ACOUST SPEE, P3145, DOI 10.1109/ICASSP.1998.678193
[10]
SMITH AB, 1999, P IEEE 14 S COMP AR, P35