A self-timed, pipelined floating point FFT processor architecture

被引:0
作者
Dabbagh-Sadeghipour, K [1 ]
Eshghi, M [1 ]
机构
[1] Urmia Univ, Dept Elect Engn, Orumiyeh, Iran
来源
SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS | 2003年
关键词
self-timed; globally-asynchronous; locally-synchronous; EFT; floating point; adder; complex multiplier; pipeline FTT;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the self-timed design of 8-point pipeline floating point FFT processor. The self-timed technique is used to overcome global clock overhead and distribution problem in synchronous FFT processors due to large area size of floating point arithmetic units. The self-timed floating point adder, complex multiplier and butterfly computation units are designed. The hardware reduction approach is performed by using the single shift registers instead of Barrel shift switches in floating point adders by self-timed techniques, which introduces the dependency of FFT processor response time on input data stream.
引用
收藏
页码:33 / 36
页数:4
相关论文
共 13 条
[1]  
[Anonymous], P 10 INT PAR PROC S
[2]  
Hemani A., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P873, DOI 10.1109/DAC.1999.782202
[3]   A single chip low power asynchronous implementation of an FFT algorithm for space applications [J].
Hunt, BW ;
Stevens, KS ;
Suter, BW ;
Gelosh, DS .
ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, :216-223
[4]  
Ma YT, 1996, IEEE T SIGNAL PROCES, V44, P445, DOI 10.1109/78.485944
[5]  
Omondi A.R., 1994, Computer arithmetic systems: Algorithms, architecture and implementation
[6]   A low power approach to floating point adder design [J].
Pillai, RVK ;
AlKhalili, D ;
AlKhalili, AJ .
INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, :178-185
[7]  
Proakis J.G., 1988, Introduction to digital signal processing
[8]   On the design of fast IEEE floating-point adders [J].
Seidel, PM ;
Even, G .
ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, :184-194
[9]  
Simar R, 1998, INT CONF ACOUST SPEE, P3145, DOI 10.1109/ICASSP.1998.678193
[10]  
SMITH AB, 1999, P IEEE 14 S COMP AR, P35