Lifting folded pipelined discrete wavelet packet transform architecture

被引:3
|
作者
Payá, G [1 ]
Peiró, MM [1 ]
Ballester, F [1 ]
Herrero, V [1 ]
Mora, F [1 ]
机构
[1] Univ Politecn Valencia, Dept Elect Engn, Valencia 46022, Spain
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
wavelet packet; VLSI; Lifting Scheme; Folded Architecture;
D O I
10.1117/12.498992
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The present article describes a new high-efficient architecture for 1-D discrete wavelet packet transform (DWPT) base on lifting, folded and pipeline techniques, which makes possible to expand three completes levels. An architecture for a CDF(2,2) wavelet base is proposed. We have designed a filter bank using a lifting factorization for these coefficients and we have used an extension of the recursive pyramid algorithm (RPA) to obtain the three complete levels. We have pipelined our architecture to reach a maximally fast structure with only one logic operator in the critical path. Moreover, our architecture performances 75 % of hardware utilization for a DWPT realization. A comparative is presented between our DWPT architecture with others DWPT architectures. Our proposal lifting pipelined DWPT architecture is a maximally fast structure with only one logic operator in the critical path. Others DWPT architectures are based on memory access, that implies lower operation frequency and higher power consumption as our architecture.
引用
收藏
页码:321 / 328
页数:8
相关论文
共 50 条
  • [1] New lifting folded pipelined discrete wavelet transform architecture
    Paya, G
    Peiró, MM
    Ballester, F
    Herrero, V
    Colom, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 351 - 360
  • [2] An Efficient Folded Architecture for Lifting-Based Discrete Wavelet Transform
    Shi, Guangming
    Liu, Weifeng
    Zhang, Li
    Li, Fu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (04) : 290 - 294
  • [3] Novel Architecture for Lifting Discrete Wavelet Packet Transform With Arbitrary Tree Structure
    Singh, Gyanendra
    Chiluveru, Samba Raju
    Raman, Balasubramanian
    Tripathy, Manoj
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1490 - 1494
  • [4] Efficient VLSI architecture for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 422 - 426
  • [5] Memory Efficient Architecture for Lifting-Based Discrete Wavelet Packet Transform
    Gyanendra
    Chiluveru, Samba Raju
    Raman, Balasubramanian
    Tripathy, Manoj
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1373 - 1377
  • [6] Architecture for wavelet packet transform based on lifting steps
    Argüello, F
    López, J
    Trenas, MA
    Zapata, EL
    PARALLEL COMPUTING, 2002, 28 (7-8) : 1023 - 1037
  • [7] Pipelined Architecture for Discrete Wavelet Transform Implementation on FPGA
    Bahoura, Mohammed
    Ezzaidi, Hassan
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 459 - 462
  • [8] Pipelined Lifting-based VLSI Architecture for Two-dimensional Inverse Discrete Wavelet Transform
    Koko, Ibrahim Saeed
    Agustiawan, Herman
    ICCEE 2008: PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON COMPUTER AND ELECTRICAL ENGINEERING, 2008, : 692 - 700
  • [9] An efficient pipelined VLSI architecture for lifting-based 2D-discrete wavelet transform
    Jain, Rahul
    Panda, Preeti Ranjan
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1377 - +
  • [10] Reconfigurable architecture for lifting based Discrete Wavelet Transform
    Ali, HH
    AbdelGader, AS
    Abdou, RF
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 641 - 644