A novel multi-chip stacking technology development using a flip-chip embedded interposer carrier integrated in fan-out wafer-level packaging

被引:0
|
作者
Lin, Yu-Min [1 ,3 ]
Chiu, Wei-Lan [1 ]
Chen, Chao-Jung [1 ]
Ding, Hsiang-En [1 ]
Lee, Ou-Hsiang [1 ]
Lin, Ang-Ying [1 ]
Cheng, Ren-Shin [1 ]
Wu, Sheng-Tsai [1 ]
Chang, Tao-Chih [1 ]
Chang, Hsiang-Hung [1 ]
Lo, Wei-Chung [1 ]
Lee, Chia-Hsin [2 ]
See, Jennifer [2 ]
Huang, Baron [2 ]
Liu, Xiao [2 ]
Hsiang, Te Pei [3 ]
Lee, Chang-Chun [3 ]
机构
[1] Ind Technol Res Inst ITRI, Elect & Optoelect Res Labs, Hsinchu, Taiwan
[2] Brewer Sci Inc, Rolla, MO USA
[3] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu, Taiwan
关键词
EIC; embedded interposer carrier; Fan-out; wafer-level packaging; FO-WLP; Process development; electrical test;
D O I
10.1109/ECTC32696.2021.00176
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional heterogeneous integrated package structure actually uses several complete IC packages, while the final heterogeneous integrated package structure is completed by restacking and packaging of various IC packages. However, the relatively large package volume, low-density interconnections and low circuit density cannot meet the demand for lighter products. There are still many issues remained in the heterogeneous integration process due to the fact that each chip has its own chip size, material properties, and device type. In order to integrate various heterogeneous chips, a new chip stacking technology is necessary to simplify and reduce the packaging structure, which is used for multi-chip and multi-layer heterogeneous integrated packaging structures as well as obtaining high performance and high bandwidth density. A novel EIC (Embedded interposer carrier) heterogeneous integrated packaging technology is developed to provide SOC-like multi-layer and multi-chip stacking capabilities, which is similar to chiplet concept. In this work, a 21-mm x 14-mm interposer is embedded into an electric package, allowing the interposer to work as a bridge between the two chips, and to provide high-density and high-pin-count interconnects. The external dimension of these two chips is 9 mm x 9 mm and the chip thickness is 100 mu m. The electrical performance including the power integrity/signal integrity analysis was evaluated by designed test patterns. Daisy chain and Kelvin structure were also included in the testing structure. This new packaging structure is compatible with fan-out packaging technology and enables integration for different chips in order to achieve performance related to 3D IC with a low cost.
引用
收藏
页码:1076 / 1081
页数:6
相关论文
共 50 条
  • [41] Technology Development of Wafer-level Ultra-high Density Fan-out (UHDFO) Package
    Fu, Dongzhi
    Ma, Shuying
    Zhao, Yanjiao
    Yang, Shiquan
    Shen, Jiulin
    Xiao, Zhiyi
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [42] High Density Multi-Chip Embedded Panel-Level Packaging Integration Technology
    Chen, Xianming
    Huang, Benxia
    Hong, Yejie
    Feng, Lei
    Feng, Jindong
    Zhu, Guilin
    Huang, Gao
    Dong, Yanlin
    Chen, Wu
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [43] Integration of MEMS/ Sensors in Fan-Out Wafer-Level Packaging Technology based System-in-Package (WLSiP)
    Cardoso, Andre
    Kroehnert, Steffen
    Pinto, Raquel
    Fernandes, Elisabete
    Barros, Isabel
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 801 - 807
  • [44] Experiment of 22FDX® Chip Board Interaction (CBI) in Wafer Level Packaging Fan-Out (WLPFO)
    Cho, Jae Kyu
    Paul, Jens
    Capecchi, Simone
    Kuechenmeister, Frank
    Cheng, Ta-Chien
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 910 - 916
  • [45] A Flexible, Heterogeneously Integrated Wireless Powered System for Bio-Implantable Applications using Fan-Out Wafer-Level Packaging
    Ezhilarasu, G.
    Hanna, A.
    Irwin, R.
    Alam, A.
    Iyer, S. S.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [46] Room temperature stable underfill with novel latent catalyst for wafer level flip-chip packaging applications
    Sun, Yangyang
    Wong, C. P.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1905 - +
  • [47] Thermal Analysis of a 3D Flip-chip Fan-out Wafer Level Package (fcFOWLP) for High Bandwidth 3D Integration
    Oprins, H.
    Beyne, E.
    PROCEEDINGS OF THE 2019 EIGHTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2019), 2019, : 1234 - 1242
  • [48] A New Integration Technology Platform: Integrated Fan-Out Wafer-Level-Packaging for Mobile Applications
    Yu, Douglas
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [49] Full-wave RF Modeling of a Fan-Out Wafer-Level Packaging Technology Based on Al-Al Wafer Bonding
    Stocchi, M.
    Wietstruck, M.
    Schulze, S.
    Zhibo, C.
    Tolunay, S.
    Kaynak, M.
    2020 IEEE 20TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2020, : 60 - 62
  • [50] A High Spatial Resolution Surface Electromyography (sEMG) System Using Fan-Out Wafer-Level Packaging on FlexTrate™
    Alam, A.
    Molter, M.
    Gaonkar, B.
    Hanna, A.
    Irwin, R.
    Benedict, S.
    Ezhilarasu, G.
    Macyszyn, L.
    Joseph, M. S.
    Iyer, S. S.
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 985 - 990