A novel multi-chip stacking technology development using a flip-chip embedded interposer carrier integrated in fan-out wafer-level packaging

被引:0
|
作者
Lin, Yu-Min [1 ,3 ]
Chiu, Wei-Lan [1 ]
Chen, Chao-Jung [1 ]
Ding, Hsiang-En [1 ]
Lee, Ou-Hsiang [1 ]
Lin, Ang-Ying [1 ]
Cheng, Ren-Shin [1 ]
Wu, Sheng-Tsai [1 ]
Chang, Tao-Chih [1 ]
Chang, Hsiang-Hung [1 ]
Lo, Wei-Chung [1 ]
Lee, Chia-Hsin [2 ]
See, Jennifer [2 ]
Huang, Baron [2 ]
Liu, Xiao [2 ]
Hsiang, Te Pei [3 ]
Lee, Chang-Chun [3 ]
机构
[1] Ind Technol Res Inst ITRI, Elect & Optoelect Res Labs, Hsinchu, Taiwan
[2] Brewer Sci Inc, Rolla, MO USA
[3] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu, Taiwan
关键词
EIC; embedded interposer carrier; Fan-out; wafer-level packaging; FO-WLP; Process development; electrical test;
D O I
10.1109/ECTC32696.2021.00176
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional heterogeneous integrated package structure actually uses several complete IC packages, while the final heterogeneous integrated package structure is completed by restacking and packaging of various IC packages. However, the relatively large package volume, low-density interconnections and low circuit density cannot meet the demand for lighter products. There are still many issues remained in the heterogeneous integration process due to the fact that each chip has its own chip size, material properties, and device type. In order to integrate various heterogeneous chips, a new chip stacking technology is necessary to simplify and reduce the packaging structure, which is used for multi-chip and multi-layer heterogeneous integrated packaging structures as well as obtaining high performance and high bandwidth density. A novel EIC (Embedded interposer carrier) heterogeneous integrated packaging technology is developed to provide SOC-like multi-layer and multi-chip stacking capabilities, which is similar to chiplet concept. In this work, a 21-mm x 14-mm interposer is embedded into an electric package, allowing the interposer to work as a bridge between the two chips, and to provide high-density and high-pin-count interconnects. The external dimension of these two chips is 9 mm x 9 mm and the chip thickness is 100 mu m. The electrical performance including the power integrity/signal integrity analysis was evaluated by designed test patterns. Daisy chain and Kelvin structure were also included in the testing structure. This new packaging structure is compatible with fan-out packaging technology and enables integration for different chips in order to achieve performance related to 3D IC with a low cost.
引用
收藏
页码:1076 / 1081
页数:6
相关论文
共 50 条
  • [31] RF characterization of mold compound materials and high-Q integrated passives using fan-out wafer-level packaging technology
    Sun, Xiao
    Slabbekoorn, John
    Velenis, Dimitrios
    Miller, Andy
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 103 - 106
  • [32] Substrate less sensor packaging using wafer level fan-out technology
    Bruendel, M.
    Scholz, U.
    Haag, F.
    Graf, E.
    Braun, T.
    Becker, K. -F.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 441 - 444
  • [33] Wafer Level Build-Up Stacking Process using Molten Metal Filling for Multi-Chip Packaging
    Song, Jun-Yeob
    Lee, Jae Hak
    Lee, Chang Woo
    Ha, Tae Ho
    Kim, Hyung Joon
    Kwon, Young Seol
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [34] A Fan-Out Wafer-Level Package Technology for Millimeter-Wave Monolithic Integrated Circuits
    Wu, Xiao-Feng
    Chen-Hui-Xia
    Yin, Yu-Hang
    Xu, Zong-Rui
    Wu, Lin-Sheng
    Mao, Jun-Fa
    2024 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY, ICMMT, 2024,
  • [35] Chip/Package Co-Analysis and Inductance Extraction for Fan-Out Wafer-Level-Packaging
    Peng, Yarui
    Petranovic, Dusan
    Lim, Sung Kyu
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [36] Wafer-Level Packages Using Anisotropic Conductive Adhesives (ACAs) Solution for Flip-Chip Interconnections
    Kim, Il
    Jang, Kyung-Woon
    Son, Ho-Young
    Kim, Jae-Han
    Paik, Kyung-Wook
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (05): : 792 - 797
  • [37] High-speed Precision Handling Technology of Micro-chip for Fan-out Wafer Level Packaging (FOWLP) Application
    Chen, Qianwen
    Hung, Li-Wen
    Colgan, Evan
    Wen, Bo
    Dang, Bing
    Budd, Russell
    Nah, Jae-Woong
    Knickerbocker, John
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1981 - 1986
  • [38] A Millimeter-Wave SPDT Using Integrated Fan-Out Wafer Level Packaging
    Quan, Xing
    Zhuang, Yiqi
    Luo, Jiang
    Su, Guodong
    2019 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT 2019), 2019,
  • [39] Warpage Prediction and Optimization for Embedded Silicon Fan-Out Wafer-Level Packaging Based on an Extended Theoretical Model
    Chen, Cheng
    Yu, Daquan
    Wang, Teng
    Xiao, Zhiyi
    Wan, Lixi
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 845 - 853
  • [40] High Performance RF Inductors Integrated in Advanced Fan-Out Wafer Level Packaging Technology
    Durand, Cedric
    Gianesello, Frederic
    Pilard, Romain
    Gloria, Daniel
    Imbs, Yvon
    Coffy, Romain
    Marechal, Laurent
    Jin, Yonggang
    Dodo, Yves
    2012 IEEE 12TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2012, : 215 - 218