A novel multi-chip stacking technology development using a flip-chip embedded interposer carrier integrated in fan-out wafer-level packaging

被引:0
|
作者
Lin, Yu-Min [1 ,3 ]
Chiu, Wei-Lan [1 ]
Chen, Chao-Jung [1 ]
Ding, Hsiang-En [1 ]
Lee, Ou-Hsiang [1 ]
Lin, Ang-Ying [1 ]
Cheng, Ren-Shin [1 ]
Wu, Sheng-Tsai [1 ]
Chang, Tao-Chih [1 ]
Chang, Hsiang-Hung [1 ]
Lo, Wei-Chung [1 ]
Lee, Chia-Hsin [2 ]
See, Jennifer [2 ]
Huang, Baron [2 ]
Liu, Xiao [2 ]
Hsiang, Te Pei [3 ]
Lee, Chang-Chun [3 ]
机构
[1] Ind Technol Res Inst ITRI, Elect & Optoelect Res Labs, Hsinchu, Taiwan
[2] Brewer Sci Inc, Rolla, MO USA
[3] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu, Taiwan
关键词
EIC; embedded interposer carrier; Fan-out; wafer-level packaging; FO-WLP; Process development; electrical test;
D O I
10.1109/ECTC32696.2021.00176
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional heterogeneous integrated package structure actually uses several complete IC packages, while the final heterogeneous integrated package structure is completed by restacking and packaging of various IC packages. However, the relatively large package volume, low-density interconnections and low circuit density cannot meet the demand for lighter products. There are still many issues remained in the heterogeneous integration process due to the fact that each chip has its own chip size, material properties, and device type. In order to integrate various heterogeneous chips, a new chip stacking technology is necessary to simplify and reduce the packaging structure, which is used for multi-chip and multi-layer heterogeneous integrated packaging structures as well as obtaining high performance and high bandwidth density. A novel EIC (Embedded interposer carrier) heterogeneous integrated packaging technology is developed to provide SOC-like multi-layer and multi-chip stacking capabilities, which is similar to chiplet concept. In this work, a 21-mm x 14-mm interposer is embedded into an electric package, allowing the interposer to work as a bridge between the two chips, and to provide high-density and high-pin-count interconnects. The external dimension of these two chips is 9 mm x 9 mm and the chip thickness is 100 mu m. The electrical performance including the power integrity/signal integrity analysis was evaluated by designed test patterns. Daisy chain and Kelvin structure were also included in the testing structure. This new packaging structure is compatible with fan-out packaging technology and enables integration for different chips in order to achieve performance related to 3D IC with a low cost.
引用
收藏
页码:1076 / 1081
页数:6
相关论文
共 50 条
  • [21] Process, Design and Simulation for Millimeter Wave Chip Packaging Using Embedded Glass Fan-Out Technology
    Yu, Tian
    Chen, Cheng
    Jiang, Feng
    Chen, Li
    Zhang, Mingchuan
    Yu, Daquan
    ICEPT2019: THE 2019 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2019,
  • [22] Numerical analysis on compliance and electrical behavior of multi-copper-column flip-chip interconnects for wafer-level packaging
    Liao, EB
    Tay, AAO
    Ang, SS
    Feng, HH
    Nagarajan, R
    Kripesh, V
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (02): : 343 - 353
  • [23] Thermal and mechanical simulations for Fan-Out Wafer-Level Packaging technology: introduction of a "solder heatsink"
    Colonna, Jean-Philippe
    Marnat, Loic
    Cartier, Mathilde
    Pares, Gabriel
    Noguet, Dominique
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1535 - 1542
  • [24] Numerical analysis on compliance and electrical behavior of multi-copper-column flip-chip interconnects for wafer-level packaging
    Nano/Microsystem Integration Laboratory, National University of Singapore, Singapore 119077, Singapore
    不详
    不详
    不详
    IEEE Trans. Adv. Packag., 2006, 2 (343-353):
  • [25] Evaluation on Process-induced Warpage of Novel Fan-Out Wafer Level Packaging using TSV Interposer-First Technology
    Yu, C. F.
    Huang, Y. W.
    Ouyang, T. Y.
    Cheng, S. F.
    Hsiao, C. C.
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2022), 2022, : 195 - 196
  • [26] Warpage Tuning Study for Multi-chip Last Fan Out Wafer Level Package
    Li, Hung-Yuan
    Chen, Allen
    Peng, Sam
    Pan, George
    Chen, Stephen
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 1384 - 1391
  • [27] A Heterogeneously Integrated and Flexible Inorganic Micro-display on FlexTrate™ using Fan-Out Wafer-Level Packaging
    Sun, Henry
    Ezhilarasn, Gontham
    Ouyang, Guangqi
    Irwin, Randall
    Iyer, Subramanian S.
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1390 - 1394
  • [28] A Heterogeneously Integrated, High Resolution and Flexible Inorganic μLED Display using Fan-Out Wafer-Level Packaging
    Ezhilarasu, G.
    Paranjpe, A.
    Lee, J.
    Wei, F.
    Iyer, S. S.
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 677 - 684
  • [29] Development of a Multi-Project Fan-Out Wafer Level Packaging Platform
    Braun, T.
    Raatz, S.
    Maass, U.
    van Dijk, M.
    Walter, H.
    Hoelck, O.
    Becker, K. -F.
    Toepper, M.
    Aschenbrenner, R.
    Woehrmann, M.
    Voges, S.
    Huhn, M.
    Lang, K. -D.
    Wietstruck, M.
    Scholz, R. F.
    Mai, A.
    Kaynak, M.
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 1 - 7
  • [30] Novel Temporary Adhesive Materials for RDL-First Fan-Out Wafer-Level Packaging
    Zhang, Hong
    Liu, Xiao
    Rickard, Shawna
    Puligadda, Rama
    Flaim, Tony
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1931 - 1936