A novel multi-chip stacking technology development using a flip-chip embedded interposer carrier integrated in fan-out wafer-level packaging

被引:0
作者
Lin, Yu-Min [1 ,3 ]
Chiu, Wei-Lan [1 ]
Chen, Chao-Jung [1 ]
Ding, Hsiang-En [1 ]
Lee, Ou-Hsiang [1 ]
Lin, Ang-Ying [1 ]
Cheng, Ren-Shin [1 ]
Wu, Sheng-Tsai [1 ]
Chang, Tao-Chih [1 ]
Chang, Hsiang-Hung [1 ]
Lo, Wei-Chung [1 ]
Lee, Chia-Hsin [2 ]
See, Jennifer [2 ]
Huang, Baron [2 ]
Liu, Xiao [2 ]
Hsiang, Te Pei [3 ]
Lee, Chang-Chun [3 ]
机构
[1] Ind Technol Res Inst ITRI, Elect & Optoelect Res Labs, Hsinchu, Taiwan
[2] Brewer Sci Inc, Rolla, MO USA
[3] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu, Taiwan
来源
IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021) | 2021年
关键词
EIC; embedded interposer carrier; Fan-out; wafer-level packaging; FO-WLP; Process development; electrical test;
D O I
10.1109/ECTC32696.2021.00176
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional heterogeneous integrated package structure actually uses several complete IC packages, while the final heterogeneous integrated package structure is completed by restacking and packaging of various IC packages. However, the relatively large package volume, low-density interconnections and low circuit density cannot meet the demand for lighter products. There are still many issues remained in the heterogeneous integration process due to the fact that each chip has its own chip size, material properties, and device type. In order to integrate various heterogeneous chips, a new chip stacking technology is necessary to simplify and reduce the packaging structure, which is used for multi-chip and multi-layer heterogeneous integrated packaging structures as well as obtaining high performance and high bandwidth density. A novel EIC (Embedded interposer carrier) heterogeneous integrated packaging technology is developed to provide SOC-like multi-layer and multi-chip stacking capabilities, which is similar to chiplet concept. In this work, a 21-mm x 14-mm interposer is embedded into an electric package, allowing the interposer to work as a bridge between the two chips, and to provide high-density and high-pin-count interconnects. The external dimension of these two chips is 9 mm x 9 mm and the chip thickness is 100 mu m. The electrical performance including the power integrity/signal integrity analysis was evaluated by designed test patterns. Daisy chain and Kelvin structure were also included in the testing structure. This new packaging structure is compatible with fan-out packaging technology and enables integration for different chips in order to achieve performance related to 3D IC with a low cost.
引用
收藏
页码:1076 / 1081
页数:6
相关论文
共 17 条
  • [1] [Anonymous], 2012, EL COMP TEC C
  • [2] Chang HD, 2014, ELEC COMP C, P947, DOI 10.1109/ECTC.2014.6897402
  • [3] Che F. X., 2015, 2015 IEEE 17 ELECT P
  • [4] Hu DC, 2015, ELEC COMP C, P314, DOI 10.1109/ECTC.2015.7159610
  • [5] Hu DC, 2014, ELEC COMP C, P360, DOI 10.1109/ECTC.2014.6897312
  • [6] Hu DC, 2013, 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), P1332, DOI 10.1109/ECTC.2013.6575745
  • [7] Fine Pitch Chip Interconnection Technology for 3D Integration
    Hwang, Jihwan
    Kim, Jongyeon
    Kwon, Woonseong
    Kang, Unbyoung
    Cho, Taeje
    Kang, Sayoon
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1399 - 1403
  • [8] Three-dimensional silicon integration
    Knickerbocker, J. U.
    Andry, P. S.
    Dang, B.
    Horton, R. R.
    Interrante, M. J.
    Patel, C. S.
    Polastre, R. J.
    Sakuma, K.
    Sirdeshmukh, R.
    Sprogis, E. J.
    Sri-Jayantha, S. M.
    Stephens, A. M.
    Topol, A. W.
    Tsang, C. K.
    Webb, B. C.
    Wright, S. L.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 553 - 569
  • [9] Optimization of laser release process for throughput enhancement of fan-out wafer-level packaging
    Lee, Chia-Hsin
    Su, Jay
    Liu, Xiao
    Wu, Qi
    Lin, Jim-Wein
    Lin, Puru
    Ko, Cheng-Ta
    Chen, Yu-Hua
    Shen, Wen-Wei
    Kou, Tzu-Ying
    Huang, Shin-Yi
    Lin, Ang-Ying
    Lin, Yu-Min
    Chen, Kuan-Neng
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1824 - 1829
  • [10] An RDL-First Fan-Out Panel-Level Package for Heterogeneous Integration Applications
    Lin, Yu-Min
    Wu, Sheng-Tsai
    Wang, Chun-Min
    Lee, Chia-Hsin
    Huang, Shin-Yi
    Lin, Ang-Ying
    Chang, Tao-Chih
    Lin, Puru Bruce
    Ko, Cheng-Ta
    Chen, Yu-Hua
    Su, Jay
    Liu, Xiao
    Prenger, Luke
    Chen, Kuan-Neng
    [J]. 2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1463 - 1469