A novel multi-chip stacking technology development using a flip-chip embedded interposer carrier integrated in fan-out wafer-level packaging

被引:0
|
作者
Lin, Yu-Min [1 ,3 ]
Chiu, Wei-Lan [1 ]
Chen, Chao-Jung [1 ]
Ding, Hsiang-En [1 ]
Lee, Ou-Hsiang [1 ]
Lin, Ang-Ying [1 ]
Cheng, Ren-Shin [1 ]
Wu, Sheng-Tsai [1 ]
Chang, Tao-Chih [1 ]
Chang, Hsiang-Hung [1 ]
Lo, Wei-Chung [1 ]
Lee, Chia-Hsin [2 ]
See, Jennifer [2 ]
Huang, Baron [2 ]
Liu, Xiao [2 ]
Hsiang, Te Pei [3 ]
Lee, Chang-Chun [3 ]
机构
[1] Ind Technol Res Inst ITRI, Elect & Optoelect Res Labs, Hsinchu, Taiwan
[2] Brewer Sci Inc, Rolla, MO USA
[3] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu, Taiwan
关键词
EIC; embedded interposer carrier; Fan-out; wafer-level packaging; FO-WLP; Process development; electrical test;
D O I
10.1109/ECTC32696.2021.00176
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional heterogeneous integrated package structure actually uses several complete IC packages, while the final heterogeneous integrated package structure is completed by restacking and packaging of various IC packages. However, the relatively large package volume, low-density interconnections and low circuit density cannot meet the demand for lighter products. There are still many issues remained in the heterogeneous integration process due to the fact that each chip has its own chip size, material properties, and device type. In order to integrate various heterogeneous chips, a new chip stacking technology is necessary to simplify and reduce the packaging structure, which is used for multi-chip and multi-layer heterogeneous integrated packaging structures as well as obtaining high performance and high bandwidth density. A novel EIC (Embedded interposer carrier) heterogeneous integrated packaging technology is developed to provide SOC-like multi-layer and multi-chip stacking capabilities, which is similar to chiplet concept. In this work, a 21-mm x 14-mm interposer is embedded into an electric package, allowing the interposer to work as a bridge between the two chips, and to provide high-density and high-pin-count interconnects. The external dimension of these two chips is 9 mm x 9 mm and the chip thickness is 100 mu m. The electrical performance including the power integrity/signal integrity analysis was evaluated by designed test patterns. Daisy chain and Kelvin structure were also included in the testing structure. This new packaging structure is compatible with fan-out packaging technology and enables integration for different chips in order to achieve performance related to 3D IC with a low cost.
引用
收藏
页码:1076 / 1081
页数:6
相关论文
共 50 条
  • [1] Characteristic Analysis of a Multi-chip Embedded Interposer Carrier using a Wafer- Level Fan-Out Process
    Lee, Ching Kuan
    Liu, Wen-Hung
    Chang, Shu-Yi
    Cheng, Ren-Shin
    Lin, Yu-Min
    Ding, Hsiang-En
    Chiu, Wei-Lan
    Chang, Tao-Chih
    Lee, Chia-Hsin
    Lee, Chang-Chun
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2022), 2022, : 55 - 56
  • [2] Embedded Silicon Fan-Out (eSiFO): A Promising Wafer Level Packaging Technology for Multi-Chip and 3D System Integration
    Ma, Shuying
    Wang, Jiao
    Zhen, Fengxia
    Xiao, Zhiyi
    Wang, Teng
    Yu, Daquan
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1493 - 1498
  • [3] Silicon Based Wafer-level Packaging for Flip-chip LEDs
    Chen, Dong
    Zhang, Li
    Chen, Haijie
    Tan, K. H.
    Lai, C. M.
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [4] Versatile laser release material development for chip-first and chip-last fan-out wafer-level packaging
    Lee, Chia-Hsin
    Huang, Baron
    See, Jennifer
    Liu, Xiao
    Lin, Yu-Min
    Chiu, Wei-Lan
    Chen, Chao-Jung
    Lee, Ou-Hsiang
    Ding, Hsiang-En
    Cheng, Ren-Shin
    Lin, Ang-Ying
    Wu, Sheng-Tsai
    Chang, Tao-Chih
    Chang, Hsiang-Hung
    Chen, Kuan-Neng
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 736 - 741
  • [5] Redistribution Layer Routing for Integrated Fan-Out Wafer-Level Chip-Scale Packages
    Lin, Bo-Qiao
    Lin, Ting-Chou
    Chang, Yao-Wen
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [6] Comparison of Package-on-Package Technologies Utilizing Flip Chip and Fan-Out Wafer Level Packaging
    Lujan, Amy P.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2089 - 2094
  • [7] HIGH DENSITY AND HIGH BANDWIDTH CHIP-TO-CHIP CONNECTIONS WITH 20μm PITCH FLIP-CHIP ON FAN-OUT WAFER LEVEL PACKAGE
    Podpod
    Velenis, D.
    Phommahaxay, A.
    Bex, P.
    Fodor, F.
    Marinissen, E. J.
    Rebibis, K.
    Miller, A.
    Beyer, G.
    Beyne, E.
    2018 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2018,
  • [8] A Novel Method for Alignment Deviation Automatic Correction in Wafer-level Flip-chip Direct Packaging
    Guan, Junming
    Tang, Hui
    He, Sifeng
    Gao, Jian
    Chen, Xin
    Cui, Chengqiang
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 551 - 555
  • [9] Effect of Chip Layout in Wafer on Molding and Fan-Out Wafer Level Packaging (FO-WLP) Technology
    Li, Yang
    Ming, Xuefei
    Ji, Yong
    Wu, Xin
    Gao, Nayan
    Wang, Bo
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 757 - 760
  • [10] Development of Chip-First and Die-up Fan-out Wafer Level Packaging
    Hua, Xuan
    Xu, Hong
    Zhang, Li
    Chen, Dong
    Tan, K. H.
    Lai, C. M.
    Lau, John
    Li, Ming
    Li, Margie
    Kuah, Eric
    Fan, Nelson
    Kai, Wu
    Cheung, Ken
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,