Error Probability Models for Voltage-Scaled Multiply-Accumulate Units

被引:4
作者
Rathore, Mallika [1 ]
Milder, Peter [1 ]
Salman, Emre [1 ]
机构
[1] SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA
关键词
Error probability; TFETs; Probability density function; FinFETs; Computational modeling; Delays; Approximate computing; artificial neural networks; digital integrated circuits; integrated circuit modeling; integrated circuit noise; very large scale integration (VLSI); POWER;
D O I
10.1109/TVLSI.2020.2988204
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficiency is a critical design objective in deep learning hardware, particularly for real-time machine learning applications where the processing takes place on resource-constrained platforms. The inherent resilience of these applications to error makes voltage scaling an attractive method to enhance efficiency. Timing error probability models are proposed in this article to better understand the effects of voltage scaling on error rates and power consumption of multiply-accumulate units. The accuracy of the proposed models is demonstrated via Monte Carlo simulations. These models are then used to quantify the related tradeoffs without relying on time-consuming hardware-level simulations. Both modern FinFET and emerging tunneling field-effect transistor (TFET) technologies are considered to explore the dependence of the effects of voltage scaling on these two technologies.
引用
收藏
页码:1665 / 1675
页数:11
相关论文
共 34 条
  • [1] Cnvlutin: Ineffectual-Neuron-Free Deep Neural Network Computing
    Albericio, Jorge
    Judd, Patrick
    Hetherington, Tayler
    Aamodt, Tor
    Jerger, Natalie Enright
    Moshovos, Andreas
    [J]. 2016 ACM/IEEE 43RD ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2016, : 1 - 13
  • [2] Ways in which C(X) mod a prime ideal can be a valuation domain;: Something old and something new
    Banerjee, Bikram
    Henriksen, Melvin
    [J]. POSITIVITY, 2007, : 1 - +
  • [3] Bhasker J., 2009, STATIC TIMING ANAL N
  • [4] Chen CY, 2018, DES AUT TEST EUROPE, P821, DOI 10.23919/DATE.2018.8342119
  • [5] Chen YH, 2016, ISSCC DIG TECH PAP I, V59, P262, DOI 10.1109/ISSCC.2016.7418007
  • [6] Chippa V. K., 2013, P 50 ACM EDAC IEEE D, P1, DOI [DOI 10.1145/2463209.2488873, 10.1145/2463209.2488873]
  • [7] Courbariaux M., 2016, BINARIZED NEURAL NET
  • [8] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (04) : 541 - 553
  • [9] CRISTA: a new paradigm for low-power, variation,-tolerant, and adaptive circuit synthesis using critical path isolation
    Ghosh, Swaroop
    Bhunia, Swarup
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) : 1947 - 1956
  • [10] Han S., 2016, P INT C LEARN REPR S