Comparison of high-performance VLSI adders in the energy-delay space

被引:46
作者
Oklobdzija, VG [1 ]
Zeydel, BR
Dao, HQ
Mathew, S
Krishnamurthy, R
机构
[1] Univ Calif Davis, ACSEL, Dept Elect & Comp Engn, Davis, CA 95616 USA
[2] Intel Corp, Microprocessor Res Labs, Hillsboro, OR 97124 USA
关键词
adders; digital arithmetic; digital circuits; energy-delay optimization;
D O I
10.1109/TVLSI.2005.848819
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we motivate the concept of comparing very large scale integration adders based on their energy-delay characteristics and present results of our estimation technique. This stems from a need to make appropriate selection at the beginning of the design process. The estimation is quick, not requiring extensive simulation or use of computer-aided design tools, yet sufficiently accurate to provide guidance through various choices in the design process. We demonstrate the accuracy of the method by applying it to examples of high-performance 32- and 64-b adders in 100- and 130-nm CMOS technologies.
引用
收藏
页码:754 / 758
页数:5
相关论文
共 16 条
[11]   ON IMPLEMENTING ADDITION IN VLSI TECHNOLOGY [J].
OKLOBDZIJA, VG ;
BARNES, ER .
JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1988, 5 (06) :716-728
[12]   Energy-delay estimation technique for high-performance microprocessor VLSI adders [J].
Oklobdzija, VG ;
Zeydel, BR ;
Dao, HA ;
Mathew, S ;
Krishnamurthy, R .
16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, :272-279
[13]  
OKLOBDZIJA VG, 1999, HIGH PERFORMANCE SYS
[14]  
PARK J, P S VLSI CIRC, P192
[15]  
Sutherland I., 1999, Logical effort: designing fast CMOS circuits
[16]  
SUTHERLAND IE, 1991, ADV RES VLSI