A low-complexity power-efficient signaling scheme for chip-to-chip communication

被引:0
|
作者
Farzan, K [1 ]
Johns, DA [1 ]
机构
[1] Univ Toronto, ECE Dept, Toronto, ON M5S 3G4, Canada
来源
PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS | 2003年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Multi-level signaling can be used to reduce the number of required signal paths. However, it needs more power to combat its impact on bit error rate (BER). It has been shown that coding theory can be used to alleviate this problem. The complexity of these coding schemes is a major concern for high-speed implementation. This paper describes a novel low-complexity method for an analog implementation of a previously proposed coding scheme. This new architecture not only reduces the complexity of the receiver but also improves its performance. Moreover, a more realistic model for the channel, which takes into account the effect of reflection and inter-symbol interference (ISI), is developed. Simulation results show that this scheme provides roughly 5 dB gain over the ordinary 4-PAM scheme for two practical channels in chip-to-chip communication.
引用
收藏
页码:77 / 80
页数:4
相关论文
共 50 条
  • [1] A power-efficient 4-PAM signaling scheme with convolutional encoder in space for chip-to-chip communication
    Farzan, K
    Johns, DA
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 315 - 318
  • [2] A low-power crosstalk-insensitive signaling scheme for chip-to-chip communication
    Farzan, K
    Johns, DA
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 441 - 444
  • [3] Power efficient chip-to-chip signaling schemes
    Farzan, K
    Johns, DA
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 560 - 563
  • [4] A Low-Complexity Power-efficient Synchronization Scheme for Wireless Communication System
    Bin, Zhao
    Wang YiSheng
    Xin, Liu
    Zheng, Yuanjin
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 441 - 443
  • [5] LOW-POWER CHIP-TO-CHIP COMMUNICATION CIRCUITS
    TAN, N
    ERIKSSON, S
    ELECTRONICS LETTERS, 1994, 30 (21) : 1732 - 1733
  • [6] A power-efficient current-integrating hybrid for full-duplex communication over chip-to-chip interconnects
    Govindaswamy, Prema Kumar
    Pasupureddi, Vijaya Sankara Rao
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (12) : 4219 - 4233
  • [7] Low-complexity adaptive equalization for high-speed chip-to-chip communication paths by zero-forcing of jitter components
    Toifl, Thomas
    Schmatz, Martin
    Menolfi, Christian
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2006, 54 (09) : 1554 - 1557
  • [8] An efficient error control scheme for chip-to-chip optical interconnects
    Wang, Jun
    Zhang, Ge
    Hu, Weiwu
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3712 - 3715
  • [9] A Power-Efficient Configurable Low-Complexity MIMO Detector
    Huang, Chien-Jen
    Yu, Chung-Wen
    Ma, Hsi-Pin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (02) : 485 - 496
  • [10] Multi-Level Signaling for Chip-to-Chip and Backplane Communication (A Tutorial)
    Sheikholeslami, Ali
    ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 203 - 207