NEW FAULT MODEL ANALYSIS FOR EMBEDDED SRAM CELL FOR DEEP SUBMICRON TECHNOLOGIES USING PARASITIC EXTRACTION METHOD

被引:0
|
作者
Parvathi, M. [1 ]
Vasantha, N. [2 ]
Prasad, K. Satya [3 ]
机构
[1] Stanley Coll Engn & Technol Women, ECE Dept, Hyderabad, Andhra Pradesh, India
[2] Vasavi Coll Engn, IT Dept, Hyderabad, Andhra Pradesh, India
[3] JNTUK, Elect & Commun Engn, Kakinada, AP, India
关键词
fault models; March algorithms; deep sub micron technologies; and layout dependent fault model;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A bit difficult task is to identify better fit algorithms for testing complex circuits such as SRAMs in the fast growing technology environment. Many fault models have emerged but limitations and constraints for the given test environment restrict their freedom of utilization. It is observed that majority of the existing fault models were analyzed in terms of well known March algorithms which give only the fault detection information. Scale down technologies influence the parasitic effects and this causes an additional source of faulty behavior and the present test algorithms become weak in encountering them. In this paper we propose a layout dependent method for fault detection along with fault location identification. A new fault model for SRAM is presented in which the faulty model reflects as local disturbances in the layout of the SRAM cell. Two technologies, 180nm and 120nm, are considered. Applying the proposed test method resulted in 100% fault coverage. The test results of submicron (180nm) to deep sub micron (120nm) variation levels are tabulated and analyzed. The parasitic variations are compared with that of fault free SRAM. The proposed parasitic extraction method identifies the type of fault along with its location independent of the technology (180nm and 120nm) selected.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Comparative Analysis of Open and Short Defects in Embedded SRAM Using Parasitic Extraction Method for Deep Submicron Technology
    Venkatesham Maddela
    Sanjeet Kumar Sinha
    Muddapu Parvathi
    Vinay Sharma
    Wireless Personal Communications, 2023, 132 (3) : 2123 - 2141
  • [2] Comparative Analysis of Open and Short Defects in Embedded SRAM Using Parasitic Extraction Method for Deep Submicron Technology
    Maddela, Venkatesham
    Sinha, Sanjeet Kumar
    Parvathi, Muddapu
    Sharma, Vinay
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 132 (03) : 2123 - 2141
  • [3] Embedded SRAM design in deep deep submicron technologies
    Dehaene, W.
    Cosemans, S.
    Vignon, A.
    Catthoor, F.
    Geens, P.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 384 - 391
  • [4] Design and Analysis of a New Load less 4T SRAM Cell in Deep Submicron CMOS Technologies
    Sandeep, R.
    Deshpande, Narayan T.
    Aswatha, A. R.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 666 - +
  • [5] Testing of Embedded SRAMs Using Parasitic Extraction Method
    Parvathi, Muddapu
    Prasad, K. Satya
    Vasantha, N.
    9TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING AND POWER APPLICATIONS: EMPOWERING RESEARCH AND INNOVATION, 2017, 398 : 47 - 61
  • [6] Fast interconnect parasitic extraction in deep submicron using bin-based algorithm
    Ferreira, F
    Reis, R
    Moraes, F
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1148 - 1151
  • [7] Resistive bridge fault model evolution from conventional to ultra deep submicron technologies
    Polian, I
    Kundu, S
    Galliere, JM
    Engelke, P
    Renovell, M
    Becker, B
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 343 - 348
  • [8] Systematic analysis of energy and delay impact of very deep submicron process variability effects in embedded SRAM modules
    Wang, H
    Miranda, M
    Dehaene, W
    Catthoor, F
    Maex, K
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 914 - 919
  • [9] An efficient parameter extraction method using statistical optimization in S-CMOS deep-submicron/nanometer model
    Park, Y
    Jen, SH
    Sheu, B
    Yoon, H
    Kim, IG
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 233 - 236
  • [10] Stability Analysis of SRAM Cell for Energy Reduction Using Deep Sub Micron Technology
    Gomase, Saurabh
    Tijare, Ankita
    Kakde, Sandeep
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 739 - 745