Reconfigurable Signal Processor Designs for Advanced Digital Array Radar Systems

被引:1
|
作者
Suarez, Hernan [1 ]
Zhang, Yan [1 ]
Yu, Xining [1 ]
机构
[1] Univ Oklahoma, Adv Radar Res Ctr, Sch Elect & Comp Engn, IART, Norman, OK 73019 USA
来源
RADAR SENSOR TECHNOLOGY XXI | 2017年 / 10188卷
关键词
Digital Array Radar (DAR); FPGA; Backplane; Beamforming; COVARIANCE-MATRIX; ERRORS;
D O I
10.1117/12.2262317
中图分类号
TB8 [摄影技术];
学科分类号
0804 ;
摘要
The new challenges originated from Digital Array Radar (DAR) demands a new generation of reconfigurable backend processor in the system. The new FPGA devices can support much higher speed, more bandwidth and processing capabilities for the need of digital Line Replaceable Unit (LRU). This study focuses on using the latest Altera and Xilinx devices in an adaptive beamforming processor. The field reprogrammable RF devices from Analog Devices are used as analog front end transceivers. Different from other existing Software-Defined Radio transceivers on the market, this processor is designed for distributed adaptive beamforming in a networked environment. The following aspects of the novel radar processor will be presented: (1) A new system-on-chip architecture based on Altera's devices and adaptive processing module, especially for the adaptive beamforming and pulse compression, will be introduced, (2) Successful implementation of generation 2 serial RapidIO data links on FPGA, which supports VITA-49 radio packet format for large distributed DAR processing. (3) Demonstration of the feasibility and capabilities of the processor in a Micro-TCA based, SRIO switching backplane to support multichannel beamforming in real-time. (4) Application of this processor in ongoing radar system development projects, including OU's dual-polarized digital array radar, the planned new cylindrical array radars, and future airborne radars.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] MicroPhotonic reconfigurable RF signal processor
    Alameh, KE
    Ahderom, S
    Raisi, M
    Zheng, R
    Eshraghian, K
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 63 - 67
  • [42] DARP -: A digital audio reconfigurable processor
    de Sousa, JT
    Gonçalves, FM
    Barreiro, N
    Moura, J
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 556 - 566
  • [43] A fixed-point16-b digital signal processor core with reconfigurable architecture
    Wu, QX
    Bian, LJ
    Tong, JR
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 457 - 461
  • [44] CRISP: Coarse-grain reconfigurable image signal processor for digital still cameras
    Chen, Jason C.
    Shen, Chun-Fu
    Chien, Shao-Yi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4379 - +
  • [45] A cost effective interconnection network for reconfigurable computing processor in digital signal processing applications
    Lai, Yeong-Kang
    Chen, Lien-Fei
    Chen, Jian-Chou
    Chiu, Chun-Wei
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (11): : 1674 - 1675
  • [46] Integrated optoelectronic reconfigurable digital signal processor using smart-detector technology
    Grimm, G
    Kasche, B
    Fey, D
    Erhard, W
    OPTOELECTRONIC INTEGRATED CIRCUITS IV, 2000, 3950 : 22 - 27
  • [47] Design of reconfigurable array processor for multimedia application
    Zhu Yun
    Lin Jiang
    Shuai Wang
    Xingjie Huang
    Hui Song
    Xueting Li
    Multimedia Tools and Applications, 2018, 77 : 3639 - 3657
  • [48] Design of reconfigurable array processor for multimedia application
    Yun, Zhu
    Jiang, Lin
    Wang, Shuai
    Huang, Xingjie
    Song, Hui
    Li, Xueting
    MULTIMEDIA TOOLS AND APPLICATIONS, 2018, 77 (03) : 3639 - 3657
  • [49] IMAGE COMPONENT LABELING ON RECONFIGURABLE PROCESSOR ARRAY
    MARESCA, M
    BAGLIETTO, P
    GIORDANO, A
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 327 - 334
  • [50] RECONFIGURABLE ANTENNA ARRAY FOR IMT-ADVANCED MIMO SYSTEMS
    Xu, Yongmei
    Zeng, Zhimin
    Feng, Chunyan
    Huang, He
    PROCEEDINGS OF 2009 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS TECHNOLOGY AND APPLICATIONS, 2009, : 626 - +