Reconfigurable Signal Processor Designs for Advanced Digital Array Radar Systems

被引:1
|
作者
Suarez, Hernan [1 ]
Zhang, Yan [1 ]
Yu, Xining [1 ]
机构
[1] Univ Oklahoma, Adv Radar Res Ctr, Sch Elect & Comp Engn, IART, Norman, OK 73019 USA
来源
RADAR SENSOR TECHNOLOGY XXI | 2017年 / 10188卷
关键词
Digital Array Radar (DAR); FPGA; Backplane; Beamforming; COVARIANCE-MATRIX; ERRORS;
D O I
10.1117/12.2262317
中图分类号
TB8 [摄影技术];
学科分类号
0804 ;
摘要
The new challenges originated from Digital Array Radar (DAR) demands a new generation of reconfigurable backend processor in the system. The new FPGA devices can support much higher speed, more bandwidth and processing capabilities for the need of digital Line Replaceable Unit (LRU). This study focuses on using the latest Altera and Xilinx devices in an adaptive beamforming processor. The field reprogrammable RF devices from Analog Devices are used as analog front end transceivers. Different from other existing Software-Defined Radio transceivers on the market, this processor is designed for distributed adaptive beamforming in a networked environment. The following aspects of the novel radar processor will be presented: (1) A new system-on-chip architecture based on Altera's devices and adaptive processing module, especially for the adaptive beamforming and pulse compression, will be introduced, (2) Successful implementation of generation 2 serial RapidIO data links on FPGA, which supports VITA-49 radio packet format for large distributed DAR processing. (3) Demonstration of the feasibility and capabilities of the processor in a Micro-TCA based, SRIO switching backplane to support multichannel beamforming in real-time. (4) Application of this processor in ongoing radar system development projects, including OU's dual-polarized digital array radar, the planned new cylindrical array radars, and future airborne radars.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] An IDE for Reconfigurable Video Array Processor
    Yang, Rong
    Xie, Xiaoyan
    Chai, Miaomiao
    Fang, Lin
    He, Wanqi
    Sun, Jingtao
    2021 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2021, : 121 - 126
  • [32] Application of Reconfigurable Computing to a High Performance Front-End Radar Signal Processor
    David R. Martinez
    Tyler J. Moeller
    Ken Teitelbaum
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 63 - 83
  • [33] Application of reconfigurable computing to a high performance front-end radar signal processor
    Martinez, DR
    Moeller, TJ
    Teitelbaum, K
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (1-2): : 63 - 83
  • [34] Reconfigurable Array Media Processor (RAMP)
    Rath, K
    Tangirala, S
    Friel, P
    Balsara, P
    Flores, J
    Wadley, J
    2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, : 287 - 288
  • [35] A new processor architecture for digital signal transport systems
    Inamori, M
    Ishii, K
    Tsutsui, A
    Shirakawa, K
    Miyazaki, T
    Nakada, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (09): : 1408 - 1415
  • [36] A new processor architecture for digital signal transport systems
    Inamori, M
    Ishii, K
    Tsutsui, A
    Shirakawa, K
    Nakada, H
    Miyazaki, T
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 157 - 162
  • [37] A 919GMACs/J Reconfigurable SIMD Array Processor for Baseband Signal Processing
    Lin, Yu-Cheng
    Chiou, Ren-Hao
    Lin, Yu-Cheng
    Yang, Chia-Hsiang
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [38] Digital control of the parallel interleaved solar array regulator using the digital signal processor
    Bae, H. S.
    Park, S. H.
    Lee, J. H.
    Cho, B. H.
    Jang, S. S.
    2006 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-7, 2006, : 1999 - +
  • [39] DIGITAL SIGNAL PROCESSOR
    TSUDA, T
    GAMBE, H
    HOSHIKAWA, R
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1989, 25 (03): : 171 - 193
  • [40] Microphotonic reconfigurable RF signal processor
    Alameh, KE
    Zheng, R
    Ahderom, S
    Raisi, M
    Eshraghian, K
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2004, 42 (01) : 54 - 58