High-Speed Bus Signal Integrity Compliance Using a Frequency-Domain Model

被引:0
作者
Win, Si T. [1 ]
Hejase, Jose [1 ]
Becker, Wiren D. [1 ]
Wiedemeier, Glen [1 ]
Dreps, Daniel M. [1 ]
Myers, Joshua C. [1 ]
Willis, Ken [2 ]
Horner, John [2 ]
Varna, Ambrish [2 ]
机构
[1] IBM Corp, Armonk, NY 10504 USA
[2] Cadence Design Syst, San Jose, CA USA
来源
2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC) | 2016年
关键词
Circuit Simulation; Genetic Algorithm Applications; SERDES; SI Compliance; Signal Integrity;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new technique for frequency-domain compliance testing of high-speed differential interfaces is implemented in a signal integrity simulation tool that can accurately predict a channel's hit-error rate (BER) from seven frequency-domain parameters. This greatly increases the speed and efficiency of designing the number of computer systems required for custom configurations in scale-out data centers. The compliance method is tested with three example case studies in channel printed circuit board (PCB) design. These three studies are: finding maximum loss due to routable trace length as a function of wiring depth layer (which affects crosstalk), finding the maximum routable length when introducing reflections and crosstalk due to adding a connector in the channel, and finding what amount of skew introduced by asymmetry in a differential pair for reasons such as the glass weave or different copper lengths under which a channel can still operate. The pass/fail frequency compliance results are discussed and compared with the time-domain simulation results of the channels tested.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Signal Integrity Analysis of High-Speed Interconnects by Using Nonconformal Domain Decomposition Method
    Shao, Yang
    Peng, Zhen
    Lee, Jin-Fa
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (01): : 122 - 130
  • [2] The Signal Integrity of The High-speed IC Design
    Huang, Kaer
    Liu, Wenyi
    Zhang, Yan
    Yan, Hongcheng
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [3] High-Speed Signal Integrity Design for HDCA Systems
    Kwon, Wonok
    Kim, Young Woo
    2018 INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY CONVERGENCE (ICTC), 2018, : 1267 - 1269
  • [4] Signal Integrity Characterization of High-Speed DDR Interface
    Kato, Takuya
    Yamamoto, Shintaro
    Sudo, Toshio
    Ono, Yasushi
    Takahashi, Eiji
    Yamada, Toru
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [5] Signal Integrity Analysis and Simulation of High-speed Circuit
    Zhu Xiaoyan
    Wang Zhao
    PROCEEDINGS 2016 EIGHTH INTERNATIONAL CONFERENCE ON MEASURING TECHNOLOGY AND MECHATRONICS AUTOMATION ICMTMA 2016, 2016, : 593 - 596
  • [6] Signal Integrity Problems in the Design of High-Speed Serial Communication Devices
    Sevcik, B.
    Brancik, L.
    TSP 2010: 33RD INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING, 2010, : 426 - 431
  • [7] Using Evolutionary Algorithms for Signal Integrity Assessment of High-Speed Data Buses
    Maynard Falconer
    Garrison Greenwood
    Kristina Morgan
    KiranKumar Kamisetty
    Adam Norman
    Konika Ganguly
    Journal of Electronic Testing, 2010, 26 : 297 - 305
  • [8] Using Evolutionary Algorithms for Signal Integrity Assessment of High-Speed Data Buses
    Falconer, Maynard
    Greenwood, Garrison
    Morgan, Kristina
    Kamisetty, KiranKumar
    Norman, Adam
    Ganguly, Konika
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (03): : 297 - 305
  • [9] Signal Integrity: Fault Modeling and Testing in High-Speed SoCs
    Mehrdad Nourani
    Amir Attarha
    Journal of Electronic Testing, 2002, 18 : 539 - 554
  • [10] Signal integrity: Fault modeling and testing in high-speed SoCs
    Nourani, M
    Attarha, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 539 - 554