Spacer Engineering-Based High-Performance Reconfigurable FET With Low OFF Current Characteristics

被引:31
作者
Bhattacharjee, A. [1 ]
Saikiran, M. [1 ]
Dutta, A. [1 ]
Anand, B. [1 ]
Dasgupta, S. [1 ]
机构
[1] IIT Roorkee, Dept Elect & Commun Engn, Microelect & VLSI Grp, Roorkee 27667, Uttar Pradesh, India
关键词
Si nanowire; ambipolarity; dual-V-t; I-on/I-off; spacer; SILICON NANOWIRE TRANSISTORS; CIRCUITS;
D O I
10.1109/LED.2015.2415039
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we optimize and investigate for the first time the effect of source/drain spacer oxide on the performance of a dual gate ambipolar silicon nanowire field effect transistor. Using extensive 3-D TCAD simulations, we show that the OFF-state leakage can be reduced by more than two orders of magnitude owing to the combined use of HfO2 spacer and high-kappa gate dielectric, resulting in an enhanced ON/OFF current ratio >10(11) for both n and p-FET as compared with reported values of similar to 10(9). Comparing with the existing experimental dual and trigate ambipolar devices, 64.1% improvement in subthreshold slope for n-FET and 61.8% (40.9%) for n (p-FET) are observed. Having, an improvement in the ON-state current with J(Dmax) of 767.51 (263.05) kA/cm(-2) for n-FET (pFET), the device promises excellent ultra low power logic performance, with ambipolarity.
引用
收藏
页码:520 / 522
页数:3
相关论文
共 10 条
[1]  
[Anonymous], 2012, SENT TCAD VER 2012 0
[2]  
[Anonymous], 2012, P INT EL DEV M DEC
[3]   Configurable Logic Gates Using Polarity-Controlled Silicon Nanowire Gate-All-Around FETs [J].
De Marchi, Michele ;
Zhang, Jian ;
Frache, Stefano ;
Sacchetto, Davide ;
Gaillardon, Pierre-Emmanuel ;
Leblebici, Yusuf ;
De Micheli, Giovanni .
IEEE ELECTRON DEVICE LETTERS, 2014, 35 (08) :880-882
[4]   Dually Active Silicon Nanowire Transistors and Circuits with Equal Electron and Hole Transport [J].
Heinzig, Andre ;
Mikolajick, Thomas ;
Trommer, Jens ;
Grimm, Daniel ;
Weber, Walter M. .
NANO LETTERS, 2013, 13 (09) :4176-4181
[5]   Reconfigurable Silicon Nanowire Transistors [J].
Heinzig, Andre ;
Slesazeck, Stefan ;
Kreupl, Franz ;
Mikolajick, Thomas ;
Weber, Walter M. .
NANO LETTERS, 2012, 12 (01) :119-124
[6]   Rutile-type TiO2 thin film for high-k gate insulator [J].
Kadoshima, M ;
Hiratani, M ;
Shimamoto, Y ;
Torii, K ;
Miki, H ;
Kimura, S ;
Nabatame, T .
THIN SOLID FILMS, 2003, 424 (02) :224-228
[7]   Programmable nanowire circuits for nanoprocessors [J].
Yan, Hao ;
Choe, Hwan Sung ;
Nam, SungWoo ;
Hu, Yongjie ;
Das, Shamik ;
Klemic, James F. ;
Ellenbogen, James C. ;
Lieber, Charles M. .
NATURE, 2011, 470 (7333) :240-244
[8]   Polarity-Controllable Silicon Nanowire Transistors With Dual Threshold Voltages [J].
Zhang, Jian ;
De Marchi, Michele ;
Sacchetto, Davide ;
Gaillardon, Pierre-Emmanuel ;
Leblebici, Yusuf ;
De Micheli, Giovanni .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) :3654-3660
[9]   Configurable Circuits Featuring Dual-Threshold-Voltage Design With Three-Independent-Gate Silicon Nanowire FETs [J].
Zhang, Jian ;
Tang, Xifan ;
Gaillardon, Pierre-Emmanuel ;
De Micheli, Giovanni .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (10) :2851-2861
[10]   Nanowire crossbar arrays as address decoders for integrated nanosystems [J].
Zhong, ZH ;
Wang, DL ;
Cui, Y ;
Bockrath, MW ;
Lieber, CM .
SCIENCE, 2003, 302 (5649) :1377-1379