Mechanical behavior of flip chip packages under thermal loading

被引:0
作者
Chen, SL [1 ]
Tsai, CZ [1 ]
Kao, N [1 ]
Wu, E [1 ]
机构
[1] Natl Taiwan Univ, Inst Appl Mech, Taipei, Taiwan
来源
55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Concern on stresses in. solder bumps/underfill and warpage of flip chip BGA packages increases recently because reliability of flip chip packages relates directly to the corresponding stresses and warpage. In addition, when die size increases, the problem becomes more annoying. This problem is mainly due to mismatch in the coefficient of thermal expansion (CTE) and Young's modulus for materials made of substrate, silicon chip, underfill, and solder joints. In this paper, CTE for BT substrates were measured using electronic speckle pattern interferometry (ESPI) in different manufacturing stages to understand the effect of via drilling, Cu plating and patterning, and solder mask coating. The effect due to solder mask coating on CTE change was found to the most significant. Further, the CTE of BT substrates used in wire bond BGA packages and flip chip BGA packages varied significantly due to use of different core materials and different thickness of solder mask. On warpage measurement, 40x40 mm. FCBGA with die size equal to 10 x 10, 20x20, and 26x26mm and thickness equal to 730 and 400um were employed and the measurement was performed from room temperature up to 225 degrees C. The phase-shifted shadow moire technique was adopted for this warpage measurement. 2D and 3D finite element models were also constructed to analyze the warpage and stresses of these FC BGA packages. It was found that with accurate CTE data of the substrate as the input the predicted warpage was in excellent agreement with the experimental data, which made it possible to perform meaningful parametric analyses and optimal design of large-sized FC BGA packages.
引用
收藏
页码:1677 / 1682
页数:6
相关论文
共 11 条
[1]  
Ahn EC, 2000, ELEC COMP C, P1215
[2]  
AYHAN AO, 1998 INT SOC C PHEN, P185
[3]   Finite element analysis of substrate warpage during die attach process [J].
Beh, KS ;
Ourdjini, A ;
Venkatesh, VC ;
Khong, YL .
PROCEEDINGS OF THE 4TH INTERNATIONAL SYMPOSIUM ON ELECTRONIC MATERIALS AND PACKAGING, 2002, :94-98
[4]  
CHEN ZS, PACKAGING TESTING SE, P245
[5]  
Cook R.D., 1981, Concepts and Applications of Finite Element Analysis
[6]  
KAO N, 1999, 16 NAT C MECH ENG CH, V5, P254
[7]   Effects of underfill material properties on the reliability of solder bumped flip chip on board with imperfect underfill encapsulants [J].
Lau, JH ;
Lee, SWR ;
Chang, C .
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2000, 23 (02) :323-333
[8]   Finite element analysis for solder ball failures in chip scale package [J].
Lee, T ;
Lee, J ;
Jung, I .
MICROELECTRONICS RELIABILITY, 1998, 38 (12) :1941-1947
[9]   Application of the Taguchi method to chip scale package (CSP) design [J].
Mertol, A .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02) :266-276
[10]  
WOOSOON J, 2001, ELECT MAT PACKAGING, P310