A High-Linearity Vernier Time-to-Digital Converter on FPGAs With Improved Resolution Using Bidirectional-Operating Vernier Delay Lines

被引:29
|
作者
Cui, Ke [1 ]
Li, Xiangyu [2 ]
机构
[1] Nanjing Univ Sci & Technol, MIIT Key Lab Adv Solid Laser, Nanjing 210094, Peoples R China
[2] Nanjing Univ Sci & Technol, Sch Comp Sci & Engn, Nanjing 210094, Peoples R China
基金
中国国家自然科学基金;
关键词
Delay lines; Delays; Oscillators; Clocks; Field programmable gate arrays; Multiplexing; Carry chain; field-programmable gate array (FPGA); time-to-digital converter (TDC); Vernier; TDC;
D O I
10.1109/TIM.2019.2959423
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-to-digital converters (TDCs) act as a core component in many timing-critical systems. Tapped delay line is the most widely used style for the field-programmable gate-array (FPGA)-based TDCs, but it suffers from several intractable problems such as poor nonlinearity and long delay-line occupation. Recently, a new ring-oscillator-based Vernier TDC circuit using carry chains was demonstrated to have much smaller nonlinearity with a much shorter delay line. Since the used delay line is not compensated, the timing jitter increases (or the precision degrades) remarkably when the oscillation number is large. This would incur undesirable lower resolution selection to maintain acceptable precision. In this article, a novel bidirectional-operating Vernier delay line structure is proposed to reduce the required oscillation number during the fine time measurement. Traditionally, for the Vernier delay line, the fast signal propagates along the slow delay line, while the slow signal propagates along the fast delay line, to which we call the normal Vernier delay line. The new structure proposes two parallelized Vernier delay line, consisting of one normal Vernier delay line and another abnormal Vernier delay line. The term "abnormal" refers to that the fast and slow signals are unusually fed to the fast and slow delay lines, respectively. A prototype TDC circuit based on this new method was implemented on a Stratix III FPGA. Test results demonstrate that by adopting the proposed novel circuit architecture, both the resolution and the root-mean-square error can be improved from the 30-40-ps level to the 20-30-ps level.
引用
收藏
页码:5941 / 5949
页数:9
相关论文
共 50 条
  • [41] A High-Resolution Time-to-Digital Converter on FPGA Using Dynamic Reconfiguration
    Daigneault, Marc-Andre
    David, Jean Pierre
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (06) : 2070 - 2079
  • [42] Digital-Controlled High-Linearity Phase Shifter Using Vernier Ladder Network for Beyond 5G Phased Array Antenna
    Imanishi, Ren
    Nosaka, Hideyuki
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022,
  • [43] Digital-Controlled High-Linearity Phase Shifter Using Vernier Ladder Network for Beyond 5G Phased Array Antenna
    Imanishi, Ren
    Nosaka, Hideyuki
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022,
  • [44] Digital-Controlled High-Linearity Phase Shifter Using Vernier Ladder Network for Beyond 5G Phased Array Antenna
    Imanishi, Ren
    Nosaka, Hideyuki
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022, : 135 - 138
  • [45] An Accurate Timing Alignment Method With Time-to-Digital Converter Linearity Calibration for High-Resolution TOF PET
    Li, Hongdi
    Wang, Chao
    An, Shaohui
    Lu, Xingyu
    Dong, Yun
    Liu, Shitao
    Baghaei, Hossain
    Zhang, Yuxuan
    Ramirez, Rocio
    Wong, Wai-Hoi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) : 799 - 804
  • [46] An 8.5-ps Two-Stage Vernier Delay-Line Loop Shrinking Time-to-Digital Converter in 130-nm Flash FPGA
    Zhang, Jie
    Zhou, Dongming
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2018, 67 (02) : 406 - 414
  • [47] 128-Channel High-Linearity Resolution-Adjustable Time-to-Digital Converters for LiDAR Applications: Software Predictions and Hardware Implementations
    Xie, Wujun
    Wang, Yu
    Chen, Haochang
    Li, David Day-Uei
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (04) : 4264 - 4274
  • [48] A High-Time-Resolution Time-to-Digital Converter Using Coupled Ring Oscillator with Phase Averaging
    Ogata, Daiki
    Kamiya, Ryosuke
    Toyoshima, Yusuke
    Ohhata, Kenichi
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 195 - 198
  • [49] High resolution time-to-digital converter using low resources FPGA for time-of-flight measurement
    Ramzy, Safwat M.
    Hares, Khadiga
    MICROELECTRONICS JOURNAL, 2020, 101
  • [50] High-resolution and multi-channel time interval counter using time-to-digital converter and FPGA
    Zhang, Huijun
    Li, Xiaohui
    Bian, Yujing
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 1324 - 1326