A High-Linearity Vernier Time-to-Digital Converter on FPGAs With Improved Resolution Using Bidirectional-Operating Vernier Delay Lines

被引:29
|
作者
Cui, Ke [1 ]
Li, Xiangyu [2 ]
机构
[1] Nanjing Univ Sci & Technol, MIIT Key Lab Adv Solid Laser, Nanjing 210094, Peoples R China
[2] Nanjing Univ Sci & Technol, Sch Comp Sci & Engn, Nanjing 210094, Peoples R China
基金
中国国家自然科学基金;
关键词
Delay lines; Delays; Oscillators; Clocks; Field programmable gate arrays; Multiplexing; Carry chain; field-programmable gate array (FPGA); time-to-digital converter (TDC); Vernier; TDC;
D O I
10.1109/TIM.2019.2959423
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-to-digital converters (TDCs) act as a core component in many timing-critical systems. Tapped delay line is the most widely used style for the field-programmable gate-array (FPGA)-based TDCs, but it suffers from several intractable problems such as poor nonlinearity and long delay-line occupation. Recently, a new ring-oscillator-based Vernier TDC circuit using carry chains was demonstrated to have much smaller nonlinearity with a much shorter delay line. Since the used delay line is not compensated, the timing jitter increases (or the precision degrades) remarkably when the oscillation number is large. This would incur undesirable lower resolution selection to maintain acceptable precision. In this article, a novel bidirectional-operating Vernier delay line structure is proposed to reduce the required oscillation number during the fine time measurement. Traditionally, for the Vernier delay line, the fast signal propagates along the slow delay line, while the slow signal propagates along the fast delay line, to which we call the normal Vernier delay line. The new structure proposes two parallelized Vernier delay line, consisting of one normal Vernier delay line and another abnormal Vernier delay line. The term "abnormal" refers to that the fast and slow signals are unusually fed to the fast and slow delay lines, respectively. A prototype TDC circuit based on this new method was implemented on a Stratix III FPGA. Test results demonstrate that by adopting the proposed novel circuit architecture, both the resolution and the root-mean-square error can be improved from the 30-40-ps level to the 20-30-ps level.
引用
收藏
页码:5941 / 5949
页数:9
相关论文
共 50 条
  • [21] A Design of Vernier Coarse-Fine Time-to-Digital Converter using Single Time Amplifier
    Lee, Jongsuk
    Moon, Yong
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (04) : 411 - 417
  • [22] ABB Assisted Area Efficient Vernier Delay Line Time-to-Digital Converter for Low Voltage Applications
    Ravi
    Acharya, Lomash Chandra
    Dargupally, Mahipal
    Gupta, Neha
    Mishra, Neeraj
    Dani, Lalit Mohan
    Sarma, Nilotpal
    Dwivedi, Devesh
    Dasgupta, Sudeb
    Bulusu, Anand
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 100 - 104
  • [23] Two-Stage Vernier-Based Time-to-Digital Converter with Enhanced Resolution and Digital Error Correction
    Fathi, Mostafa
    Sheikhaei, Samad
    IRANIAN JOURNAL OF SCIENCE AND TECHNOLOGY-TRANSACTIONS OF ELECTRICAL ENGINEERING, 2024, 48 (02) : 553 - 564
  • [24] A high-resolution Vernier delay generator using delay-adjustable carry chains on FPGAs
    Cui, Ke
    Li, Xiangyu
    Ren, Zhongjie
    Zhu, Rihong
    2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2019,
  • [25] A simple smart Time-to-Digital Convertor based on Vernier method for a high resolution LYSO MicroPET
    Kang, Xiaowen
    Wang, Shi
    Liu, Yaqiang
    Sun, Xisan
    Zhou, Rong
    Ma, Tianyu
    Wu, Zhaoxia
    Jin, Yongjie
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 2892 - +
  • [26] A PVT insensitive vernier-based time-to-digital converter with extended input range and high accuracy
    Chen, Poki
    Chen, Chun-Chi
    Zheng, Jia-Chi
    Shen, You-Sheng
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (02) : 294 - 302
  • [27] A High Resolution Vernier Digital-to-Time Converter Implemented with 65 nm FPGA
    Yan, Chenggang
    Hu, Chen
    Wu, Jianhui
    APPLIED SCIENCES-BASEL, 2019, 9 (13):
  • [28] Area Efficient Vernier Time to Digital Converter(TDC) with Improved Resolution using Identical Ring Oscillators on FPGA
    Mattada, Mahantesh P.
    Guhilot, Hansraj
    2013 IEEE INTERNATIONAL CONFERENCE ON SMART STRUCTURES AND SYSTEMS (ICSSS), 2013, : 125 - 130
  • [29] A Modified 2-D Vernier Time-to-digital Converter Using Resettable T-latch
    Jang, Young-Min
    He, Ying
    Cho, Sang-Bok
    Kim, Ji-Hoon
    Park, Sung Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 477 - 484
  • [30] A 3.6 mW, 90 nm CMOS Gated-Vernier Time-to-Digital Converter With an Equivalent Resolution of 3.2 ps
    Lu, Ping
    Liscidini, Antonio
    Andreani, Pietro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) : 1626 - 1635