Impact of geometrical parameters and substrate on analog/RF performance of stacked nanosheet field effect transistor

被引:49
作者
Jegadheesan, V [1 ]
Sivasankaran, K. [1 ]
Konar, Aniruddha [2 ]
机构
[1] VIT Univ, Sch Elect Engn, Dept Micro & Nanoelect, Vellore, Tamil Nadu, India
[2] GLOBALFOUNDRIES, Manyata Embassy Business Pk, Bangalore 560045, Karnataka, India
关键词
Current-cutoff frequency; DIBL; Intrinsic delay; Intrinsic gain; Maximum oscillation frequency; SNSH-FET; GATE STACK; MOSFET; ELECTRON; SILICON; PHYSICS; CMOS;
D O I
10.1016/j.mssp.2019.01.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the impact of the substrate on the performance of three channels Stacked Nanosheet Field Effect Transistor (SNSH-FET) is studied, and the Super-Steep-Retrograde silicon substrate (SSR-Si substrate) is presented as a better option for optimum operation. The SSR-Si substrate is achieved by placing 10 nm thick lightly doped SSR-buffer layer on heavily doped Punch-Through-Stopper (PTS) Si substrate. As SNSH-FET is considered as a promising candidate at 7 nm and beyond technology, it is essential to study the performance assessment and perspectives for future analog/RF applications. The analog/RF figure-of-merits (FOMs) such as current-cutoff frequency (f(T)), maximum oscillation frequency (f(max)), intrinsic gain (A(vo)), gate and drain transconductances (g(m) and g(ds)) along with DC metrics are studied and quantified for different nanosheet width (NSH_W) and thickness (NSH_TH) of intrinsic SNSH-FET. The performance of SNSH-FET has large sensitivity towards NSH_TH variations, around 20% reduction in AV(o) is observed for 2 nm increase in NSH_TH (for NSH_W > 30 nm). Finally optimized SNSH-FET structure for 7 nm technology node is presented with Gate-Pitch (GP) and Contacted-Poly-Pitch (CPP) of 48 and 44 nm respectively. Drain-Induced-Barrier-Lowering (DIBL) and Subthreshold Swing (SS) of presented SNSH-FET are 22.8 mVV(-1)and 71 mV/dec respectively.
引用
收藏
页码:188 / 195
页数:8
相关论文
共 37 条
[1]   MACROSCOPIC PHYSICS OF THE SILICON INVERSION LAYER [J].
ANCONA, MG ;
TIERSTEN, HF .
PHYSICAL REVIEW B, 1987, 35 (15) :7959-7965
[2]   QUANTUM CORRECTION TO THE EQUATION OF STATE OF AN ELECTRON-GAS IN A SEMICONDUCTOR [J].
ANCONA, MG ;
IAFRATE, GJ .
PHYSICAL REVIEW B, 1989, 39 (13) :9536-9540
[3]  
[Anonymous], 2015, SENTAURUS ADV CALIBR
[4]  
[Anonymous], 2015, SENT DEV VERS K 2015
[5]   Effect of parasitic elements on UTBB FD SOI MOSFETs RF figures of merit [J].
Arshad, M. K. Md ;
Kilchytska, V. ;
Emam, M. ;
Andrieu, F. ;
Flandre, D. ;
Raskin, J. -P. .
SOLID-STATE ELECTRONICS, 2014, 97 :38-44
[6]   Suppression of random dopant-induced threshold voltage fluctuations in sub-0.1-μm MOSFET's with epitaxial and δ-doped channels [J].
Asenov, A ;
Saini, S .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (08) :1718-1724
[7]  
Bardon M.G., 2015, P INT C IC DES TECHN, P1, DOI DOI 10.1109/ICICDT.2015.7165883
[8]   Impact of the gate stack on the electrical performances of 3D multi-channel MOSFET (MCFET) on SOI [J].
Bernard, Emilie ;
Ernst, T. ;
Guillaumot, B. ;
Vulliet, N. ;
Garros, X. ;
Maffini-Alvaro, V. ;
Coronel, P. ;
Skotnicki, T. ;
Deleonibus, S. .
SOLID-STATE ELECTRONICS, 2008, 52 (09) :1297-1302
[9]   ELECTRON AND HOLE DRIFT VELOCITY-MEASUREMENTS IN SILICON AND THEIR EMPIRICAL RELATION TO ELECTRIC-FIELD AND TEMPERATURE [J].
CANALI, C ;
MAJNI, G ;
MINDER, R ;
OTTAVIANI, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1975, 22 (11) :1045-1047
[10]  
Colinge Jean-Pierre, 2010, APPL PHYS LETT