On the Reliability of Interconnected CMOS Gates Considering MOSFET Threshold-Voltage Variations

被引:0
|
作者
Sulieman, Mawahib Hussein [1 ]
机构
[1] UAE Univ, Dept Elect Engn, Al Ain, U Arab Emirates
来源
NANO-NET | 2009年 / 20卷
关键词
Reliability; threshold voltage; CMOS; gates;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses the effects of MOSFET threshold voltage variations on the reliability of nanometer-scale CMOS logic gates. The reliability is quantified in terms of the probability-of-failure of individual CMOS gates, which is obtained from extensive Monte Carlo simulations of these gates. The study considers different nano-scale CMOS technology generations and compares the effect of threshold voltage variations on the reliability at the gate level. The results presented here show a clear dependency pattern of reliability on the gate's input combinations (vectors). The results also show that both the NAND and Majority logic gates can tolerate up to 40% of threshold voltage variations in a 90nm technology, while only up to 20% at the 22nm technology node.
引用
收藏
页码:251 / 258
页数:8
相关论文
共 50 条
  • [21] Threshold-voltage Modeling of double-gate MOSFETs by considering drain bias
    Choi, Byung-Kil
    Han, Kyoung-Rok
    Kim, Young Min
    Park, Ki-Heung
    Lee, Jong-Ho
    Roh, Tae Moon
    Kim, Jongdae
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2007, 51 : S275 - S279
  • [22] High frequency characteristics of dynamic threshold-voltage MOSFET (DTMOS) under ultra-low supply voltage
    Tanaka, T
    Momiyama, Y
    Sugii, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (03) : 538 - 543
  • [23] Basic Mechanisms of Threshold-Voltage Instability and Implications for Reliability Testing of SiC MOSFETs
    Lelis, Aivars J.
    Green, Ron
    Habersat, Daniel B.
    El, Mooro
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (02) : 316 - 323
  • [24] Time dependence of bias-stress-induced SiC MOSFET threshold-voltage instability measurements
    Lelis, Aivars J.
    Habersat, Daniel
    Green, Ronald
    Ogunniyi, Aderinto
    Gurfinkel, Moshe
    Suehle, John
    Goldsman, Neil
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (08) : 1835 - 1840
  • [25] A 2D threshold-voltage model for small MOSFET with quantum-mechanical effects
    Xu, J. P.
    Li, Y. P.
    Lai, P. T.
    Chen, W. B.
    Xu, S. G.
    Guan, J. G.
    MICROELECTRONICS RELIABILITY, 2008, 48 (01) : 23 - 28
  • [26] SUBSTRATE-BIAS-DEPENDENT THRESHOLD-VOLTAGE MODEL OF SHORT-CHANNEL MOSFET - COMMENT
    DIMITRIJEV, S
    ZUPAC, D
    STOJADINOVIC, D
    SOLID-STATE ELECTRONICS, 1995, 38 (01) : 267 - 267
  • [27] Exhaustive Analysis & Behavior of Nanometer MOSFET for Threshold Voltage Variations
    Sudhakar, J.
    Prasad, A. Mallikarjuna
    Panda, Ajit Kumar
    2015 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2015,
  • [28] A 2-D threshold-voltage model for small MOSFET with quantum-mechanical effects
    Xu, J. P.
    Li, Y. P.
    Lai, P. T.
    Chen, W. B.
    Xu, S. G.
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 253 - 256
  • [29] Statistical leakage modeling in CMOS logic gates considering process variations
    D'Agostino, Carmelo
    Flatresse, Philippe
    Beigne, Edith
    Belleville, Marc
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 301 - 304
  • [30] A Bandgap Reference in 65 nm CMOS with Low Threshold Voltage MOSFET
    Zhang Jun-An
    Li Guangjun
    Zhang Ruitao
    Li Xi
    Fu Dongbing
    Yan Bo
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (12) : 1384 - 1390