Delay fault testing: Choosing between random SIC and random MIC test sequences

被引:13
作者
Virazel, A
David, R
Girard, P
Landrault, C
Pravossoudovitch, S
机构
[1] Univ Montpellier 2, CNRS, Lab Informat Robot & Microelect Montpellier, F-34392 Montpellier 5, France
[2] Inst Natl Polytech Grenoble, CNRS, UJF, Lab Automat Grenoble, F-38402 St Martin Dheres, France
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 2001年 / 17卷 / 3-4期
关键词
delay testing; random testing; robust test; non-robust test; BIST;
D O I
10.1023/A:1012259227622
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The combination of higher quality requirements and sensitivity of high performance circuits to delay defects has led to an increasing emphasis on delay testing of VLSI circuits. In this context, it has been proven that Single Input Change (SIC) test sequences are more effective than classical Multiple Input Change (MIC) test sequences when a high robust delay fault coverage is targeted. In this paper, we show that random SIC (RSIC) test sequences achieve a higher fault coverage than random MIC (RMIC) test sequences when both robust and non-robust tests are under consideration. Experimental results given in this paper are based on a software generation of RSIC test sequences that can be easily generated in this case. For a built-in self-test (BIST) purpose, hardware generated RSIC sequences have to be used. This kind of generation will be shortly discussed at the end of the paper.
引用
收藏
页码:233 / 241
页数:9
相关论文
共 21 条
[1]  
ABRAHAM JA, 1985, IEEE INT S CIRC SYST, P1297
[2]  
BRGLEZ F, 1989, 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, P1929, DOI 10.1109/ISCAS.1989.100747
[3]  
CHENG KT, 1993, INTERNATIONAL TEST CONFERENCE 1993 PROCEEDINGS, P954, DOI 10.1109/TEST.1993.470604
[4]  
Craig G. L., 1985, International Test Conference 1985 Proceedings. The Future of Test (Cat. No.85CH2230-1), P126
[5]   An algebraic method for delay fault testing [J].
CrepauxMotte, S ;
Jacomino, M ;
David, R .
14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, :308-315
[6]  
DAVID R, 1998, RANDOM TESTING DIGIT
[7]  
DAVID R, UNPUB HARDWARE GENER
[8]   An optimized BIST test pattern generator for delay testing [J].
Girard, P ;
Landrault, C ;
Moreda, V ;
Pravossoudovitch, S .
15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, :94-100
[9]   Comparison between random and pseudo-random generation for BIST of delay, stuck-at and bridging faults [J].
Girard, P ;
Landrault, C ;
Pravossoudovitch, S ;
Virazel, A .
6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2000, :121-126
[10]  
GLOVER CT, 1989, IEEE DES AUT C, P351