Impact of localized channel and field implantation on data retention time for gigabit density DRAM technology

被引:0
作者
Uh, HS [1 ]
Park, SS
Kim, K
机构
[1] Sejong Univ, Dept Elect Engn, Kwangjin Ku, Seoul 143747, South Korea
[2] Samsung Elect Co, Technol Dev Team, Semiconduct Res & Dev Ctr, Yongin 449900, Kyunggi Do, South Korea
关键词
D O I
10.1149/1.1598214
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As the density of dynamic random access memories (DRAMs) enters into giga-bit regime with deep sub-quarter-micrometer feature size, the control of junction leakage current at storage node becomes much more important because of increased channel doping concentration. In this paper, we analyzed the junction leakage current of cell transistor and suggested effective cell structure to improve the data retention time for mass-produced 512 Mb DRAM with 0.12 mum. This cell structure, which is based on localized channel and field implantation, reduces the junction leakage current by relaxing junction doping profile and implantation damages at source and drain regions. The relaxed junction profile can reduce the electric field strength of a junction and thus improve data retention time in DRAMs. In addition, subthreshold characteristics of a cell transistor are improved dramatically with this scheme by increasing threshold voltage of corner transistor that is generally lowered by boron segregation and field crowding at the shallow trench isolation boundary in the conventional cell transistor. The proposed approach reduced the cumulative fail-bit probability by about 80% at the data retention time of 128 ms and possibly, can be applied to future high density DRAMs with feature size down to 0.1 mum range. (C) 2003 The Electrochemical Society.
引用
收藏
页码:G563 / G569
页数:7
相关论文
共 19 条
[11]   Stress analysis of shallow trench isolation for 256MDRAM and beyond [J].
Kuroi, T ;
Uchida, T ;
Horita, K ;
Sakai, M ;
Itoh, Y ;
Inoue, Y ;
Nishimura, T .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :141-144
[12]   COUPLED DEFECT-LEVEL RECOMBINATION - THEORY AND APPLICATION TO ANOMALOUS DIODE CHARACTERISTICS [J].
SCHENK, A ;
KRUMBEIN, U .
JOURNAL OF APPLIED PHYSICS, 1995, 78 (05) :3185-3192
[13]   A review of narrow-channel effects for STI MOSFET's: A difference between surface- and buried-channel cases [J].
Shigyo, N ;
Hiraoka, T .
SOLID-STATE ELECTRONICS, 1999, 43 (11) :2061-2066
[14]  
*TECHN MOD ASS INC, 1994, TSUPREM 4 US MAN VER
[15]  
*TECHN MOD ASS INC, 1997, DAVINCI US MAN VER
[16]   Scaling guideline of DRAM memory cells for maintaining the retention time [J].
Ueno, S ;
Inoue, Y ;
Inuishi, M .
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, :84-85
[17]  
UEON S, 1998, INT EL DEV M, P153
[18]   A strategy for long data retention time of 512Mb DRAM with 0.12μm design rule [J].
Uh, HS ;
Lee, JK ;
Lee, SH ;
Ahn, YS ;
Lee, HO ;
Hong, SH ;
Lee, JW ;
Koh, GH ;
Jeong, GT ;
Chung, TY ;
Kim, K .
2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, :27-28
[19]   Theoretical study of deep-trap-assisted anomalous currents in worst-bit cells of dynamic random-access memories (DRAM's) [J].
Yamaguchi, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (04) :774-780