A Low-Power and Area-Effcient 64-Bit Digital Comparator

被引:5
作者
Boppana, N. V. Vijaya Krishna [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, 3640 Colonel Glenn Hwy, Dayton, OH 45435 USA
关键词
Low-power; area-efficient; resource sharing; radix-4 tree structure; multi-threshold; HIGH-PERFORMANCE; HIGH-SPEED; CMOS; LOGIC;
D O I
10.1142/S0218126616501486
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low-power and area-efficient radix-4 tree-based 64-bit digital comparator is presented in this paper. The proposed design with 64 XOR-XNOR (XE) blocks is custom implemented in 90nm 1.2V multi-threshold technology using Cadence-Virtuoso layout editor. The 64 bit comparator has an area of 1009 mu m(2), a worst case delay of 858 ps, and a power consumption of 898uW at 1G bit/s. The two features, lower power consumption and smaller area compared to other published comparators, make the proposed design most suitable for low-power portable devices. Resource sharing is an important feature for the proposed design. The 64 XE blocks occupy approximately 60% (600 mu m(2)) of the total comparator area and contributes 54% (484 mu W) of the total worst power consumption. The 64 XE blocks can also be used to design XE based 64-bit adders, encryption devices, etc.
引用
收藏
页数:15
相关论文
共 50 条
  • [31] Low-Power Rail-to-Rail Comparator in 130 nm CMOS Technology
    Nagy, Lukas
    Arbet, Daniel
    Kovac, Martin
    Potocny, Miroslav
    Stopjakova, Viera
    2022 32ND INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2022, : 82 - 85
  • [32] A Low-Power Comparator-Reduced Flash ADC Using Dynamic Comparators
    Molaei, Hasan
    Hajsadeghi, Khosrow
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 5 - 8
  • [33] A low-power fast tag comparator by modifying charging scheme of wide fan-in dynamic OR gates
    Nasserian, Mahshid
    Kafi-Kangi, Mohammad
    Maymandi-Nejad, Mohammad
    Moradi, Farshad
    INTEGRATION-THE VLSI JOURNAL, 2016, 52 : 129 - 141
  • [34] Low-power 4-bit flash analogue to digital converter for ranging applications
    Torfs, G.
    Li, Z.
    Bauwelinck, J.
    Yin, X.
    Van der Plas, G.
    Vandewege, J.
    ELECTRONICS LETTERS, 2011, 47 (01) : 20 - 21
  • [35] An Area-Efficient, Low-Power CMOS Fractional Bandgap Reference
    Appuhamylage, Indika U. K. Bogoda
    Okura, Shunsuke
    Ido, Toru
    Taniguchi, Kenji
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 960 - 967
  • [36] A Low-Power 1-V Supply Dynamic Comparator
    Chevella S.
    O'Hare D.
    O'Connell I.
    Chevella, Subhash (subhash.chevella@mcci.ie); Chevella, Subhash (subhash.chevella@mcci.ie), 1600, Institute of Electrical and Electronics Engineers Inc. (03): : 154 - 157
  • [37] Design of a low-power dynamic latched comparator for biomedical applications
    Tyagi, Mohit
    Mittal, Poornima
    Kumar, Parvin
    PHYSICA SCRIPTA, 2025, 100 (01)
  • [38] A Low-Power Time-Domain Comparator for IoT Applications
    Hassan, Ali H.
    Mostafa, Hassan
    Salama, Khaled N.
    Soliman, Ahmed M.
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 1142 - 1145
  • [39] A Low-Power 1-V Supply Dynamic Comparator
    Chevella, Subhash
    O'Hare, Daniel
    O'Connell, Ivan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 154 - 157
  • [40] Design and Analysis of Low Power, High Speed 4-Bit Magnitude Comparator
    Singh, Pranay
    Jain, Pramod Kumar
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 1680 - 1683