A Low-Power and Area-Effcient 64-Bit Digital Comparator

被引:5
|
作者
Boppana, N. V. Vijaya Krishna [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, 3640 Colonel Glenn Hwy, Dayton, OH 45435 USA
关键词
Low-power; area-efficient; resource sharing; radix-4 tree structure; multi-threshold; HIGH-PERFORMANCE; HIGH-SPEED; CMOS; LOGIC;
D O I
10.1142/S0218126616501486
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low-power and area-efficient radix-4 tree-based 64-bit digital comparator is presented in this paper. The proposed design with 64 XOR-XNOR (XE) blocks is custom implemented in 90nm 1.2V multi-threshold technology using Cadence-Virtuoso layout editor. The 64 bit comparator has an area of 1009 mu m(2), a worst case delay of 858 ps, and a power consumption of 898uW at 1G bit/s. The two features, lower power consumption and smaller area compared to other published comparators, make the proposed design most suitable for low-power portable devices. Resource sharing is an important feature for the proposed design. The 64 XE blocks occupy approximately 60% (600 mu m(2)) of the total comparator area and contributes 54% (484 mu W) of the total worst power consumption. The 64 XE blocks can also be used to design XE based 64-bit adders, encryption devices, etc.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] Improved low-power low-voltage CMOS comparator for 4-bit flash adcs for uwb applications
    Oliveira, J. P.
    Goes, J.
    Paulino, N.
    Fernandes, J.
    MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, 2007, : 293 - 296
  • [22] A low-power, low-offset, and power-scalable comparator suitable for low-frequency applications
    Banerjee, Riyanka
    Santosh, M.
    Pandey, Jai Gopal
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (11) : 1858 - 1877
  • [23] Low-Power, Low-Noise Edge-Race Comparator for SAR ADCs
    Zhuang, Haoyu
    Tong, Can
    Peng, Xizhu
    Tang, He
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (12) : 2699 - 2707
  • [24] Low-power latch comparator with accurate hysteresis control
    Khanfir, Leila
    Mouine, Jaouhar
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2020, 71 (06): : 379 - 387
  • [25] A low-power common-mode insensitive rail-to-rail dynamic comparator for ADCs
    Sharma, Nidhi
    Srivastava, Rajesh Kumar
    Sehgal, Deep
    Das, Devarshi Mrinal
    INTEGRATION-THE VLSI JOURNAL, 2025, 100
  • [26] Power-delay product minimization in high-performance 64-bit carry-select adders
    Nève, A
    Schettler, H
    Ludwig, T
    Flandre, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) : 235 - 244
  • [27] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [28] An ultra low-power low-voltage switched-comparator successive approximation analog to digital converter
    Valaee, Ali
    Maymandi-nejad, Mohammad
    IEICE ELECTRONICS EXPRESS, 2009, 6 (15): : 1098 - 1104
  • [29] Low-Power Rail-to-Rail Comparator in 130 nm CMOS Technology
    Nagy, Lukas
    Arbet, Daniel
    Kovac, Martin
    Potocny, Miroslav
    Stopjakova, Viera
    2022 32ND INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2022, : 82 - 85
  • [30] A Low-Power Comparator-Reduced Flash ADC Using Dynamic Comparators
    Molaei, Hasan
    Hajsadeghi, Khosrow
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 5 - 8