A Low-Power and Area-Effcient 64-Bit Digital Comparator

被引:8
作者
Boppana, N. V. Vijaya Krishna [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, 3640 Colonel Glenn Hwy, Dayton, OH 45435 USA
关键词
Low-power; area-efficient; resource sharing; radix-4 tree structure; multi-threshold; HIGH-PERFORMANCE; HIGH-SPEED; CMOS; LOGIC;
D O I
10.1142/S0218126616501486
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low-power and area-efficient radix-4 tree-based 64-bit digital comparator is presented in this paper. The proposed design with 64 XOR-XNOR (XE) blocks is custom implemented in 90nm 1.2V multi-threshold technology using Cadence-Virtuoso layout editor. The 64 bit comparator has an area of 1009 mu m(2), a worst case delay of 858 ps, and a power consumption of 898uW at 1G bit/s. The two features, lower power consumption and smaller area compared to other published comparators, make the proposed design most suitable for low-power portable devices. Resource sharing is an important feature for the proposed design. The 64 XE blocks occupy approximately 60% (600 mu m(2)) of the total comparator area and contributes 54% (484 mu W) of the total worst power consumption. The 64 XE blocks can also be used to design XE based 64-bit adders, encryption devices, etc.
引用
收藏
页数:15
相关论文
共 18 条
[1]   Scalable Digital CMOS Comparator Using a Parallel Prefix Tree [J].
Abdel-Hafeez, Saleh ;
Gordon-Ross, Ann ;
Parhami, Behrooz .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (11) :1989-1998
[2]  
[Anonymous], P 6 IEEE INT C EL CI
[3]  
Cheng SW, 2003, ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, P1168
[4]   A Low-Power High-Performance Single-Cycle Tree-Based 64-Bit Binary Comparator [J].
Chuang, Pierce ;
Li, David ;
Sachdev, Manoj .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (02) :108-112
[5]   A 167-ps 2.34-mW Single-Cycle 64-Bit Binary Tree Comparator With Constant-Delay Logic in 65-nm CMOS [J].
Chuang, Pierce I-Jen ;
Sachdev, Manoj ;
Gaudet, Vincent C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (01) :160-171
[6]   Energy-efficient single-clock-cycle binary comparator [J].
Frustaci, Fabio ;
Perri, Stefania ;
Lanuzza, Marco ;
Corsonello, Pasquale .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (03) :237-246
[7]   A New Low-Power High-Speed Single-Clock-Cycle Binary Comparator [J].
Frustaci, Fabio ;
Perri, Stefania ;
Lanuzza, Marco ;
Corsonello, Pasquale .
2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, :317-320
[8]   Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style [J].
Goel, Sumeer ;
Kumar, Ashok ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) :1309-1321
[9]   High-performance and power-efficient CMOS comparators [J].
Huang, CH ;
Wang, JS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :254-262
[10]  
Kheradmand-Boroujeni B, 2005, 17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, P355