A non-uniform silicon TFET design with dual-material source and compressed drain

被引:28
|
作者
Talukdar, Jagritee [1 ]
Mummaneni, Kavicharan [1 ]
机构
[1] NIT Silchar, Dept Elect & Commun Engn, Silchar, Assam, India
来源
APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING | 2020年 / 126卷 / 01期
关键词
Tunnel FET (TFET); Band to Band tunneling (BTBT); Trap charge; INTERFACE TRAPS; TUNNEL-FET; GATE; DEVICE; MODEL;
D O I
10.1007/s00339-019-3266-5
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Tunnel FET is the well-built candidate in the field of low-power ICs mainly because of its lower subthreshold swing (SS). But its ON current is relatively small and ambipolar current is high. The advantage of having a lower SS does not hold for higher gate voltages, which leads to higher average SS. In this paper, for the first time, a non-uniform channel with double-material source and compressed drain TFET structure is introduced. The simulation results show that the proposed structure has a minimum point SS of 9 mV/decade and an average SS of 22 mV/decade for a wide range of gate voltages. In addition, the ambipolar current, ON current, and OFF current are obtained to be 10(-14) A/mu m, 10(-5) A/mu m, and 10(-16) A/mu m, respectively, which lead to a remarkable value of the ON-OFF current ratio of about 10(11). The effects of trap charge at oxide/semiconductor interface for different trap charge distributions have been investigated. Finally, it is observed that as compared to uniform distribution traps, Gaussian distribution traps degrade the characteristics in terms of ON-OFF current ratio and SS.
引用
收藏
页数:9
相关论文
共 50 条