Low Power Digital Clock Multipliers for Battery-Operated Internet of Things (IoT) Devices

被引:0
作者
Khalid, Faiq [1 ]
Nanjiani, Sunil [3 ]
Hasan, Syed Rafay [2 ]
Hasan, Osman [3 ]
Awwad, Falah [4 ]
Shafique, Muhammad [1 ]
机构
[1] Vienna Univ Technol, TU Wien, Inst Comp Engn, Vienna, Austria
[2] Tennessee Technol Univ, Dept Elect & Comp Engn, Cookeville, TN USA
[3] NUST, Sch Elect Engn & Comp Sci, Islamabad, Pakistan
[4] United Arab Emirates Univ, Coll Engn, Al Ain, U Arab Emirates
来源
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2018年
关键词
Internet of Things; Clock Multiplier; Frequency Multiplier; System-on-Chip (SoC); Network-on-chip (NoC); FREQUENCY-MULTIPLIER; DLL; SYNTHESIZER; GENERATION; DESIGN;
D O I
10.1109/ISCAS.2018.8351102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The recent advancements in system-on-chip (SoC) and network-on-chip (NoC) have enormously increased the number of on-chip frequency domains that are originating from multiple on-chip clock sources. In modern battery-operated internet of things (IoT) devices, limited power budget and requirement for complex clock distribution schemes increases the usage clock multipliers. These multiple clock sii al requirements are usually catered for by using frequency multipliers with clock generators. However, most of these multipliers are based on analog components that require a customized layout, involve timing uncertainties, and are power hungry and highly prone to mismatches in the process variations and environmental changes. Moreover, in modern battery-operated smart devices for IoT have very limited power budget, which makes the design of clock multipliers even more challenging. To address these issues, we propose a delay-based digital frequency multiplier, which uses 2-input XNOR gates and a true single-phase clock (TSPC) flip-flop because of pulse generation and edge detection properties, respectively. The proposed multiplier is based on the digital components, therefore, it reduces the power consumption significantly, 1.6mW, which is almost 50% lesser than other low power state-of-the-art designs. Moreover, it can operate for a wide range of input frequencies,-4400MHz to 1GHz. The Monte-Carlo simulation results are very promising as they indicate the robustness of the design against process and environmental variations.
引用
收藏
页数:5
相关论文
共 24 条
[1]   A 900-MHz local oscillator using a DLL-based frequency multiplier technique for PCS applications [J].
Chien, G ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1996-1999
[2]   A low-phase noise, anti-harmonic programmable DLL frequency multiplier with period error compensation for spur reduction [J].
Du, Qingjin ;
Zhuang, Jingcheng ;
Kwasniewski, Tad .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (11) :1205-1209
[3]   A low-power multiplying DLL for low-jitter multigigahertz clock generation in highly integrated digital chips [J].
Farjad-Rad, R ;
Dally, W ;
Ng, HT ;
Senthinathan, R ;
Lee, MJE ;
Rathi, R ;
Poulton, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1804-1812
[4]   CMOS DLL-based 2-V 3.2-ps jitter 1-GHz clock synthesizer and temperature-compensated tunable oscillator [J].
Foley, DJ ;
Flynn, MP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :417-423
[5]  
Hwang CS, 2013, IEEE INT SOC CONF, P239, DOI 10.1109/SOCC.2013.6749694
[6]   DESIGN OF PLL-BASED CLOCK GENERATION CIRCUITS [J].
JEONG, DK ;
BORRIELLO, G ;
HODGES, DA ;
KATZ, RH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) :255-261
[7]   A low-power small-area ±7.28-ps-jitter 1-GHz DLL-based clock generator [J].
Kim, C ;
Hwang, IC ;
Kang, SM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) :1414-1420
[8]   A 120-MHz-1.8-GHz CMOS DLL-based clock generator for dynamic frequency scaling [J].
Kim, Jin-Han ;
Kwak, Young-Ho ;
Kim, Mooyoung ;
Kim, Soo-Won ;
Kim, Chulwoo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (09) :2077-2082
[9]   A Low-Power Programmable DLL-Based Clock Generator With Wide-Range Antiharmonic Lock [J].
Koo, Jabeom ;
Ok, Sunghwa ;
Kim, Chulwoo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (01) :21-25
[10]   The design and analysis of a DLL-based frequency synthesizer for UWB application [J].
Lee, Tai-Cheng ;
Hsiao, Keng-Jan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1245-1252