MP3: Minimizing Performance Penalty for Power-gating of Clos Network-on-Chip

被引:0
作者
Chen, Lizhong [1 ]
Zhao, Lihang [2 ]
Wang, Ruisheng [1 ]
Pinkston, Timothy M. [1 ]
机构
[1] Univ So Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90033 USA
[2] Univ So Calif, Inst Informat Sci, Los Angeles, CA USA
来源
2014 20TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA-20) | 2014年
基金
美国国家科学基金会;
关键词
INTERCONNECT;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power-gating is a promising technique to mitigate the increasing static power of on-chip routers. Clos networks are potentially good targets for power-gating because of their path diversity and decoupling between processing elements and most of the routers. While power-gated Clos networks can perform better than power-gated direct networks such as meshes, a significant performance penalty exists when conventional power-gating techniques are used. In this paper, we propose an effective power-gating scheme, called MP3 (Minimal Performance Penalty Power-gating), which is able to achieve minimal (i.e., near-zero) performance penalty and save more static energy than conventional power-gating applied to Clos networks. MP3 is able to completely remove the wakeup latency from the critical path, reduce long-term and transient contention, and actively steer network traffic to create increased power-gating opportunities. Full system evaluation using PARSEC benchmarks shows that the proposed approach can significantly reduce the performance penalty to less than 1% (as opposed to 38% with conventional power-gating) while saving more than 47% of router static energy, with only 2.5% additional area overhead.
引用
收藏
页码:296 / 307
页数:12
相关论文
共 33 条
[21]  
Madan N, 2011, INT S HIGH PERF COMP, P291, DOI 10.1109/HPCA.2011.5749737
[22]  
Matsutani Hiroki, 2010, 2010 ACM/IEEE International Symposium on Networks-on-Chip (NOCS), P61, DOI 10.1109/NOCS.2010.16
[23]   Adding slow-silent virtual channels for low-power on-chip networks [J].
Matsutani, Hiroki ;
Koibuchi, Michihiro ;
Wang, Daihan ;
Amano, Hideharu .
NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, :23-+
[24]  
Matsutani H, 2008, ASIA S PACIF DES AUT, P519
[25]  
MCGHAN H, 2006, MICROPROCESSOR REPOR, V20, P1
[26]  
Nicopoulos C. A., 2006, 2006 39th IEEE/ACM International Symposium on Microarchitecture
[27]  
Pamunuwa D., 2003, VLSI-SOC, P362
[28]  
Samih A, 2013, INT S HIGH PERF COMP, P508, DOI 10.1109/HPCA.2013.6522345
[29]  
Scott S, 2006, CONF PROC INT SYMP C, P16, DOI 10.1145/1150019.1136488
[30]  
Shang L, 2003, NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, P91, DOI 10.1109/HPCA.2003.1183527