Analysis of PLL clock jitter in high-speed serial links

被引:30
作者
Hanumolu, PK [1 ]
Casper, B
Mooney, R
Wei, GY
Moon, UK
机构
[1] Oregon State Univ, Dept Elect & Comp Engn, Corvallis, OR 97331 USA
[2] Intel Labs, Hillsboro, OR 97124 USA
[3] Harvard Univ, Dept Elect Engn, Cambridge, MA 02138 USA
关键词
D O I
10.1109/TCSII.2003.819121
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We analyze the effects of transmitter and receiver phased-locked loop (PLL) phase noise, which translates to time-domain clock/data jitter, on the performance of high-speed transceivers. Analytical expressions are derived to incorporate both transmitter and receiver clock jitter into serial link operation. A method to calculate the worst-case noise margin degradation due to clock jitter is discussed in order to obviate impractical time-domain simulations. This analysis relies on the assumption that the channel is linear and time-invariant and, hence, can be characterized by an impulse response. A simple extension to equalized serial links is also presented. The analysis is verified through behavioral simulations using a realistic/measured channel model.
引用
收藏
页码:879 / 886
页数:8
相关论文
共 22 条
  • [1] *AG TECHN, 2000, ADS DESIGN GUIDES
  • [2] An accurate and efficient analysis method for multi-Gb/s chip-to-chip signaling schemes
    Casper, BK
    Haycock, M
    Mooney, R
    [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 54 - 57
  • [3] On the jitter requirements of the sampling clock for analog-to-digital converters
    Da Dalt, N
    Harteneck, M
    Sandner, C
    Wiesbauer, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2002, 49 (09): : 1354 - 1360
  • [4] Numerical modeling of PLL jitter and the impact of its non-white spectrum on the SNR of sampled signals
    Da Dalt, N
    Harteneck, M
    Sandner, C
    Wiesbauer, A
    [J]. 2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 38 - 44
  • [5] Dally W, 2008, DIGITAL SYSTEMS ENG
  • [6] A 0.3-μm CMOS 8-Gb/s 4-PAM serial link transceiver
    Farjad-Rad, R
    Yang, CKK
    Horowitz, MA
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) : 757 - 764
  • [7] A 0.4-μm CMOS 10-Gb/s 4-PAM pre-emphasis serial link transmitter
    Farjad-Rad, R
    Yang, CKK
    Horowitz, MA
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 580 - 585
  • [8] A 1.0625Gbps transceiver with 2x-oversampling and transmit signal pre-emphasis
    Fiedler, A
    Mactaggart, R
    Welch, J
    Krishnan, S
    [J]. 1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 238 - 239
  • [9] GU R, 1999, ISSCC FEB, P352
  • [10] Time resolution of NMOS sampling switches used on low-swing signals
    Johansson, HO
    Svensson, C
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) : 237 - 245