Toward The 5nm Technology: Layout Optimization and Performance Benchmark for Logic/SRAMs Using Lateral and Vertical GAA FETs

被引:16
作者
Trong Huynh-Bao [1 ,2 ]
Ryckaert, Julien [1 ]
Sakhare, Sushil [1 ]
Mercha, Abdelkarim [1 ]
Verkest, Diederik [1 ]
Thean, Aaron [1 ]
Wambacq, Piet [1 ,2 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[2] Vrije Univ Brussel, ETRO Dept, B-1050 Brussels, Belgium
来源
DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY X | 2016年 / 9781卷
关键词
5nm technology; 6T-SRAMs; CMOS scaling; disruptive transistor; DTCO; EUVL; lateral GAA FETs; nanowire; standard-cells; vertical GAA FETs; LITHOGRAPHY; DESIGN;
D O I
10.1117/12.2218361
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In this paper, we present a layout and performance analysis of logic and SRAM circuits for vertical and lateral GAA FETs using 5nm (iN5) design rules. Extreme ultra-violet lithography (EUVL) processes are exploited to print the desired features: 32 nm gate pitch and 24 nm metal pitch. Layout architectures and patterning compromises for enabling the 5nm node will be discussed in details. A distinct standard-cell template for vertical FETs is proposed and elaborated for the first time. To assess electrical performances, a BSIM-CMG model has been developed and calibrated with TCAD simulations, which accounts for the quasi-ballistic transport in the nanowire channel. The results show that the inbound power rail layout construct for vertical devices could achieve the highest density while the interleaving diffusion template can maximize the port accessibility. By using a representative critical path circuit of a generic low power SoCs, it is shown that the WET-based circuit is 40% more energy efficient than LFET designs at iso-performance. Regarding SRAMs, benefits given by vertical channel orientation in VFETs has reduced the SRAM area by 20%similar to 30% compared to lateral SRAMs. A double exposures with EUV canner is needed to reach a minimum tip-to-tip (T2T) of 16 nm for middle-of-line (MOL) layers. To enable HD SRAMs with two metal layers, a fully self-aligned gate contact for LFETs and 2D routing of the top electrode for VFETs are required. The standby leakage of vertical SRAMs is 4 similar to 6X lower than LFET-based SRAMs at iso-performance and iso-area. The minimum operating voltage (Vmin) of vertical SRAMs is 170 mV lower than lateral SRAMs. A high-density SRAM bitcell of 0.014 um2 can be obtained for the iN5 technology node, which fully follows the SRAM scaling trend for the 45nm nodes and beyond.
引用
收藏
页数:12
相关论文
共 12 条
  • [1] Bao TH, 2014, PROC EUR S-STATE DEV, P102, DOI 10.1109/ESSDERC.2014.6948768
  • [2] Bouche G., 2015, US Patent, Patent No. [20150311082 A1, 20150311082]
  • [3] Huynh TL., 2015, Palaeontologia Electronica, V18, P1
  • [4] Huynh-Bao T., 2015, IEEE Trans. Electron Devices, V63, P643, DOI [10.1109/TED.2015.2504729, DOI 10.1109/TED.2015.2504729]
  • [5] Co-Optimization of Circuits, Layout and Lithography for Predictive Technology Scaling Beyond Gratings
    Jhaveri, Tejas
    Rovner, Vyacheslav
    Liebmann, Lars
    Pileggi, Larry
    Strojwas, Andrzej J.
    Hibbeler, Jason D.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (04) : 509 - 527
  • [6] Design for manufacturing meets advanced process control: A survey
    Pan, David Z.
    Yu, Peng
    Cho, Minsik
    Ramalingam, Anand
    Kim, Kiwoon
    Rajaram, Anand
    Shi, Sean X.
    [J]. JOURNAL OF PROCESS CONTROL, 2008, 18 (10) : 975 - 984
  • [7] DTCO at N7 and Beyond: Patterning and Electrical Compromises and Opportunities
    Ryckaert, Julien
    Raghavan, Praveen
    Schuddinck, Pieter
    Huynh Bao Trong
    Mallik, Arindam
    Sakhare, Sushil S.
    Chava, Bharani
    Sherazi, Yasser
    Leray, Philippe
    Mercha, Abdelkarim
    Boemmels, Juergen
    McIntyre, Gregory R.
    Ronse, Kurt G.
    Thean, Aaron
    Tokei, Zsolt
    Steegen, An
    Verkest, Diederick
    [J]. DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY IX, 2015, 9427
  • [8] Song S. S., 2016, US Patent, Patent No. [20160005822 A1, 20160005822]
  • [9] Thean A. V.-Y, 2015, 2015 Symposium on VLSI Technology, pT26, DOI 10.1109/VLSIT.2015.7223689
  • [10] Rethinking ASIC Design with Next Generation Lithography and Process Integration
    Vaidyanathan, Kaushik
    Liu, Renzhi
    Liebmann, Lars
    Lai, Kafai
    Strojwas, Andrzej
    Pileggi, Larry
    [J]. DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VII, 2013, 8684