共 12 条
- [1] Bao TH, 2014, PROC EUR S-STATE DEV, P102, DOI 10.1109/ESSDERC.2014.6948768
- [2] Bouche G., 2015, US Patent, Patent No. [20150311082 A1, 20150311082]
- [3] Huynh TL., 2015, Palaeontologia Electronica, V18, P1
- [4] Huynh-Bao T., 2015, IEEE Trans. Electron Devices, V63, P643, DOI [10.1109/TED.2015.2504729, DOI 10.1109/TED.2015.2504729]
- [7] DTCO at N7 and Beyond: Patterning and Electrical Compromises and Opportunities [J]. DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY IX, 2015, 9427
- [8] Song S. S., 2016, US Patent, Patent No. [20160005822 A1, 20160005822]
- [9] Thean A. V.-Y, 2015, 2015 Symposium on VLSI Technology, pT26, DOI 10.1109/VLSIT.2015.7223689
- [10] Rethinking ASIC Design with Next Generation Lithography and Process Integration [J]. DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VII, 2013, 8684