Mobility Enhancement Technology for Scaling of CMOS Devices: Overview and Status

被引:58
作者
Song, Yi [1 ]
Zhou, Huajie [1 ]
Xu, Qiuxia [1 ]
Luo, Jun [1 ]
Yin, Haizhou [1 ]
Yan, Jiang [1 ]
Zhong, Huicai [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Key Lab Microelect Devices & Integrated Technol, Beijing, Peoples R China
关键词
Nanoscale CMOS device; mobility enhancement technology; process-induced strain; high-mobility channel; FIELD-EFFECT TRANSISTORS; ON-INSULATOR PMOSFETS; STRAINED-SI; HOLE MOBILITY; GATE-STACK; ELECTRON-MOBILITY; SILICON SUBSTRATE; BAND-STRUCTURE; STRESS LINER; METAL-GATE;
D O I
10.1007/s11664-011-1623-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The aggressive downscaling of complementary metal-oxide-semiconductor (CMOS) technology to the sub-21-nm technology node is facing great challenges. Innovative technologies such as metal gate/high-k dielectric integration, source/drain engineering, mobility enhancement technology, new device architectures, and enhanced quasiballistic transport channels serve as possible solutions for nanoscaled CMOS. Among them, mobility enhancement technology is one of the most promising solutions for improving device performance. Technologies such as global and process-induced strain technology, hybrid-orientation channels, and new high-mobility channels are thoroughly discussed from the perspective of technological innovation and achievement. Uniaxial strain is superior to biaxial strain in extending metal-oxide-semiconductor field-effect transistor (MOSFET) scaling for various reasons. Typical uniaxial technologies, such as embedded or raised SiGe or SiC source/drains, Ge pre-amorphization source/drain extension technology, the stress memorization technique (SMT), and tensile or comprehensive capping layers, stress liners, and contact etch-stop layers (CESLs) are discussed in detail. The initial integration of these technologies and the associated reliability issues are also addressed. The hybrid-orientation channel is challenging due to the complicated process flow and the generation of defects. Applying new high-mobility channels is an attractive method for increasing carrier mobility; however, it is also challenging due to the introduction of new material systems. New processes with new substrates either based on hybrid orientation or composed of group III-V semiconductors must be simplified, and costs should be reduced. Different mobility enhancement technologies will have to be combined to boost device performance, but they must be compatible with each other. The high mobility offered by mobility enhancement technologies makes these technologies promising and an active area of device research down to the 21-nm technology node and beyond.
引用
收藏
页码:1584 / 1612
页数:29
相关论文
共 163 条
[61]   Fully depleted n-MOSFETs on supercritical thickness strained SOI [J].
Lauer, I ;
Langdo, TA ;
Cheng, ZY ;
Fiorenza, JG ;
Braithwaite, G ;
Currie, AT ;
Leitz, CW ;
Lochtefeld, A ;
Badawi, H ;
Bulsara, MT ;
Somerville, M ;
Antoniadis, DA .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (02) :83-85
[62]   High-κ and metal-gate pMOSFETs on GeOI obtained by Ge enrichment:: Analysis of ON and OFF performances [J].
Le Royer, C. ;
Vincent, B. ;
Clavelier, L. ;
Damlencourt, J. -F. ;
Tabone, C. ;
Batude, P. ;
Blachier, D. ;
Truche, R. ;
Campidelli, Y. ;
Nguyen, Q. T. ;
Cristoloveanu, S. ;
Soliveres, S. ;
Le Carval, G. ;
Boulanger, F. ;
Billon, T. ;
Bensahel, D. ;
Deleonibus, S. .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) :635-637
[63]  
LEE CH, 2009, 2009 IEEE INT EL DEV, DOI DOI 10.1109/IEDM.2009.5424323
[64]   A Study of Strain Engineering Using CESL Stressor on Reliability Comparing Effect of Intrinsic Mechanical Stress [J].
Lee, Kyong Taek ;
Kang, Chang Yong ;
Park, Min-Sang ;
Lee, Byoung Hun ;
Park, Ho Kyung ;
Hwang, Hyun Sang ;
Tseng, Hsing-Huang ;
Jammy, Raj ;
Jeong, Yoon-Ha .
IEEE ELECTRON DEVICE LETTERS, 2009, 30 (07) :760-762
[65]   Strained Si, SiGe, and Ge channels for high-mobility metal-oxide-semiconductor field-effect transistors [J].
Lee, ML ;
Fitzgerald, EA ;
Bulsara, MT ;
Currie, MT ;
Lochtefeld, A .
JOURNAL OF APPLIED PHYSICS, 2005, 97 (01)
[66]  
Lee SH, 2009, 2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P74
[67]   Monolithic Integration of GaAs/InGaAs Lasers on Virtual Ge Substrates via Aspect-Ratio Trapping [J].
Li, J. Z. ;
Hydrick, J. M. ;
Park, J. S. ;
Li, J. ;
Bai, J. ;
Cheng, Z. Y. ;
Carroll, M. ;
Fiorenza, J. G. ;
Lochtefeld, A. ;
Chan, W. ;
Shellenbarger, Z. .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2009, 156 (07) :H574-H578
[68]   Defect reduction of GaAs/Si epitaxy by aspect ratio trapping [J].
Li, J. Z. ;
Bai, J. ;
Major, C. ;
Carroll, M. ;
Lochtefeld, A. ;
Shellenbarger, Z. .
JOURNAL OF APPLIED PHYSICS, 2008, 103 (10)
[69]  
Li J.Z., 2009, ISTC/CSTIC 2009, P887, DOI [10.1149/1.3096551, DOI 10.1149/1.3096551]
[70]   Properties of InAs metal-oxide-semiconductor structures with atomic-layer-deposited Al2O3 dielectric [J].
Li, Ning ;
Harmon, Eric S. ;
Hyland, James ;
Salzman, David B. ;
Ma, T. P. ;
Xuan, Yi ;
Ye, P. D. .
APPLIED PHYSICS LETTERS, 2008, 92 (14)