A Tunable Parameter, High Linearity Time-to-Digital Converter Implemented in 28-nm FPGA

被引:7
作者
Deng, Jun [1 ]
Yin, Peng [1 ]
Lei, Xin [1 ]
Shu, Zhou [1 ]
Tang, Mingchun [1 ]
Tang, Fang [1 ]
机构
[1] Chongqing Univ CQU, Sch Microelect & Commun Engn, Chongqing 400044, Peoples R China
关键词
Delays; Clocks; Field programmable gate arrays; Decoding; Feature extraction; Delay lines; Linearity; Coarse-fine decoding (CFD); equivalent delay unit; feature extraction (FE); field-programmable gate array (FPGA); nonuniform monotonic multiphase (NUMMP) method; time scale marking (TSM); time-to-digital converter (TDC); DELAY-LINE; TDC; RESOLUTION; CMOS; CHALLENGES; ARRAY;
D O I
10.1109/TIM.2021.3117373
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a high linearity time-to-digital converter (TDC) with tunable parameters, based on a field-programmable gate array (FPGA) device. Specifically, a nonuniform monotonic multiphase (NUMMP) method is proposed to reestablish equivalent delay units with nonuniform delay time to overcome the limitation of the intrinsic delay and the uniformity of delay element in FPGA first. Then, the raw data frame composed of the equivalent delay units is marked by a time scale marking (TSM) method. Third, a feature extraction (FE) method is proposed to extract the marked raw data frame to form a feature frame, which can reduce the data volume by 79.1%. After that, the feature frames are decoded by a proposed coarse-fine decoding (CFD) algorithm, which can increase the decoding speed, shorten the dead time to 8 clock cycles and reduce the amount of decoding calculation by 80%. Finally, the proposed TDC has been verified with a Xilinx Kintex-7 FPGA. The measurement results demonstrate that the proposed NUMMP TDC with highly adjustable linearity and resolution has been realized. For a high linearity configuration with an LSB of 20 ps, the differential nonlinearity (DNL) and the integral nonlinearity (INL) are only +0.06/-0.05 and +0.08/-0.15 LSB, respectively. And for a high-resolution configuration with an LSB of 1.87 ps, the root mean square (rms) for the resolution can achieve 2.79 ps, and the values of the DNL and INL are +1.30/-0.54 and +3.51/-2.21 LSB, respectively.
引用
收藏
页数:12
相关论文
共 43 条
[31]   A 3.0-ps rms Precision 277-MSamples/s Throughput Time-to-Digital Converter Using Multi-Edge Encoding Scheme in a Kintex-7 FPGA [J].
Wang, Yonggang ;
Zhou, Xiaoyu ;
Song, Zhengqi ;
Kuang, Jie ;
Cao, Qiang .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2019, 66 (10) :2275-2281
[32]   A Multi-Chain Merged Tapped Delay Line for High Precision Time-to-Digital Converters in FPGAs [J].
Wang, Yonggang ;
Cao, Qiang ;
Liu, Chong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) :96-100
[33]   A 4.2 ps Time-Interval RMS Resolution Time-to-Digital Converter Using a Bin Decimation Method in an UltraScale FPGA [J].
Wang, Yonggang ;
Liu, Chong .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) :2632-2638
[34]   Time-to-Digital Converter Using a Tuned-Delay Line Evaluated in 28-, 40-, and 45-nm FPGAs [J].
Won, Jun Yeon ;
Lee, Jae Sung .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2016, 65 (07) :1678-1689
[35]   Dual-Phase Tapped-Delay-Line Time-to-Digital Converter With On-the-Fly Calibration Implemented in 40 nm FPGA [J].
Won, Jun Yeon ;
Kwon, Sun Il ;
Yoon, Hyun Suk ;
Ko, Guen Bae ;
Son, Jeong-Whan ;
Lee, Jae Sung .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2016, 10 (01) :231-242
[36]  
Wu JY, 2009, IEEE NUCL SCI CONF R, P2715
[37]  
Wu JY, 2004, IEEE NUCL SCI CONF R, P177
[38]  
Xilinx, 2021, KINT 7 FPGAS DAT SHE
[39]  
Xilinx, 2016, 7 SER FPGAS SELECTIO
[40]  
Ximenes AR, 2018, ISSCC DIG TECH PAP I, P96, DOI 10.1109/ISSCC.2018.8310201