Bit-line clamped sensing multiplex and accurate high voltage generator for quarter-micron flash memories

被引:24
作者
Kawahara, T
Kobayashi, T
Jyouno, Y
Saeki, S
Miyamoto, N
Adachi, T
Kato, M
Sato, A
Yugami, J
Kume, H
Kimura, K
机构
[1] HITACHI LTD, SEMICOND & INTEGRATED CIRCUITS DIV, TOKYO, JAPAN
[2] HITACHI DEVICE ENGN CO LTD, CHIBA, JAPAN
关键词
D O I
10.1109/JSSC.1996.542303
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes circuit technologies adaptable to the potential scalability of flash memory cells and an accurate internal voltage generator for use under low voltage operation, A circuit with a relaxed layout pitch, bit-line clamped sensing multiplex, and intermittent burst data transfer (four phases with 500 ns/20 ns) is proposed for a three-times feature-size pitch, A 5-mu A low-power dynamic band-gap generator with voltage boosted by using triple-well bipolar transistors and voltage-doubler charge pumping, for accurate generation of 10 to 20 V, are also proposed for use at V-cc of under 2.5 V, To demonstrate the circuit feasibility, a 105,9-mm(2) 128-Mb experimental chip was fabricated using 0.25-mu m technology.
引用
收藏
页码:1590 / 1600
页数:11
相关论文
共 14 条
[1]   SIMPLE 3-TERMINAL IC BANDGAP REFERENCE [J].
BROKAW, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (06) :388-393
[2]   HIGH SENSITIVITY CHARGE-TRANSFER SENSE AMPLIFIER [J].
HELLER, LG ;
SPAMPINATO, DP ;
YAO, YL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (05) :596-601
[3]  
Jung TS, 1996, ISSCC DIG TECH PAP I, V39, P32
[4]  
KATO M, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P921, DOI 10.1109/IEDM.1994.383263
[5]   High reliability electron-ejection method for high density flash memories [J].
Kawahara, T ;
Miyamoto, N ;
Saeki, S ;
Jyouno, Y ;
Kato, M ;
Kimura, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1554-1562
[6]   Bit-line clamped sensing multiplex and accurate high-voltage generator for 0.25 mu m flash memories [J].
Kawahara, T ;
Kobayashi, T ;
Jyouno, Y ;
Saeki, S ;
Miyamoto, N ;
Adachi, T ;
Kato, M ;
Sato, A ;
Yugami, J ;
Kume, H ;
Kimura, K .
1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 :38-39
[7]  
KAWAHARA T, 1996, ADV PROGRAM 1996 S V, P11
[8]   A 1-MBIT BICMOS DRAM USING TEMPERATURE-COMPENSATION CIRCUIT TECHNIQUES [J].
KITSUKAWA, G ;
ITOH, K ;
HORI, R ;
KAWAJIRI, Y ;
WATANABE, T ;
KAWAHARA, T ;
MATSUMOTO, T ;
KOBAYASHI, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (03) :597-602
[9]  
Kume H., 1992, International Electron Devices Meeting 1992. Technical Digest (Cat. No.92CH3211-0), P991, DOI 10.1109/IEDM.1992.307524
[10]   A 140mm(2) 64Mb and flash memory with a 0.4 mu m technology [J].
Miwa, H ;
Tanaka, T ;
Oshima, K ;
Nakamura, Y ;
Ishii, T ;
Ohba, A ;
Kouro, Y ;
Furukawa, T ;
Ikeda, Y ;
Tsuchiya, O ;
Hori, R ;
Miyazawa, K .
1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 :34-35