Fabrication and process simulation of SOI MOSFETs with a 30-nm gate length

被引:9
作者
Cho, WJ [1 ]
Yang, JH
Im, K
Oh, J
Lee, S
Parr, K
机构
[1] Elect & Telecommun Res Inst, Semicond Basic Res Lab, Nanoelect Device Team, Taejon 305350, South Korea
[2] Seoul Natl Univ, Dept Nano Sci & Technol, Seoul 130743, South Korea
关键词
SOI; nano-MOSFET; SPD; silumation; 30 nm gate;
D O I
10.3938/jkps.43.892
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
We have obtained systematic simulation and experimental results for 30-nm-gate-length metal-oxide-semiconductor field-effect transistor (MOSFET) fabricated on ultra-thin silicon-on-insulator (SOI) substrates. The two-dimensional process simulation and the device simulation were carried out to optimize the fabrication process conditions and the device characteristics of 30-nm-gate-length SOI MOSFETs. A new simple source/drain formation technique using the solid-phase diffusion (SPD) method was developed, Based on the simulation results and the SPD ultra-shallow junction formation technique, we successfully fabricated 30-nm-gate-length SOI nMOSFETs. The experimental results for the 30-nm-gate-length SOI nMOSFETs showed good transistor behaviors and superior device scalability.
引用
收藏
页码:892 / 897
页数:6
相关论文
共 14 条
[11]  
SHADIHI G, 1999, P IEEE INT SOI C ROH, P1
[12]  
Sze S., 1981, PHYS SEMICONDUCTOR D, P68
[13]   SCALING THE SI METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTOR INTO THE 0.1-MU-M REGIME USING VERTICAL DOPING ENGINEERING [J].
YAN, RH ;
OURMAZD, A ;
LEE, KF ;
JEON, DY ;
RAFFERTY, CS ;
PINTO, MR .
APPLIED PHYSICS LETTERS, 1991, 59 (25) :3315-3317
[14]   SCALING THE SI MOSFET - FROM BULK TO SOI TO BULK [J].
YAN, RH ;
OURMAZD, A ;
LEE, KF .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (07) :1704-1710