Design and Enactment of Diverse Low Power Techniques Based Schmitt Trigger

被引:6
作者
Singh, Mukesh Kumar [1 ]
Akashe, Shyam [1 ]
机构
[1] Inst Technol & Management, Gwalior, India
关键词
Power consumption; Leakage current; MTCMOS technique; SVL technique; Hysteresis; Schmitt trigger circuit; AVL technique; CMOS; REDUCTION; CIRCUIT; ROBUST; FINFET;
D O I
10.1007/s11277-018-5807-1
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In the present-day VLSI system, low power design plays a noteworthy role. As we know that, a circuit with higher power consumption can ruin the performance of the system because in the modern world most of the systems are portable. Subsequently, they are functioned by the batteries. Therefore, it is desirable to have a system which operates at lower supply voltages along with maintaining the performance of the system. This low power system can be attained by abating the leakages of the devices up-to an enormous magnitude. In the contemporary VLSI system, a major role is being contributed by the Schmitt trigger circuit. Schmitt trigger is fundamentally a comparator. It is implemented by using a positive feedback. The Schmitt trigger circuit is used in various devices such as buffer, sub-threshold SRAM, sensors and PWM circuit. It is also used in analog to digital converter. The most significant property of the Schmitt trigger is that they provide hysteresis in their voltage transfer curve. Consequently, they provide better noise immunity as compared to their counterparts. Therefore it becomes quite important to enhance the performance of the Schmitt trigger circuit. The power dissipation of the device can be minimized by minimizing the sub-threshold current. The Schmitt trigger circuit is very imperative in producing a clean pulse from the input signal comprising of noise. There are various applications of Schmitt trigger circuit such as in scheming the oscillator circuit, analog to digital converter, function generator, signal conditioning and numerous applications. Thus, it becomes noteworthy to boost its performance by plummeting the leakages and power consumption of the Schmitt trigger circuit. We have realized the Schmitt trigger circuit by the use of FinFET. Therefore, we have got some optimum output in the parameters such as hysteresis width, power consumption and total noise of the Schmitt trigger circuit, but the leakages have been augmented. Thereafter, we have implemented several techniques on the Schmitt trigger circuit to shrink the leakage current, leakage power and other parameters further. We have applied Self Controllable Voltage Level, Adaptive voltage level and MTCMOS technique on the Schmitt trigger circuit using FinFET to further augment the presentation. All the circuits have been simulated in the virtuoso tool of the cadence in 45 nm VLSI domain. We have applied 0.7 V of the supply voltage to perform the simulation and got some tremendous outcome.
引用
收藏
页码:2105 / 2125
页数:21
相关论文
共 50 条
[41]   Enactment of FinFET Based SRAM with Low Power, Noise and Data Retention at 45 nm Technology [J].
Sable, Varun ;
Akashe, Shyam .
ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 :275-281
[42]   A 62 mV 0.13 μm CMOS Standard-Cell-Based Design Technique Using Schmitt-Trigger Logic [J].
Lotze, Niklas ;
Manoli, Yiannos .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (01) :47-60
[43]   Design of Schmitt Trigger Logic Gates Using DTMOS for Enhanced Electromagnetic Immunity of Subthreshold Circuits [J].
Kim, Kyungsoo ;
Kim, SoYoung .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (05) :963-972
[44]   A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology [J].
Erfan Abbasian ;
Elangovan Mani ;
Morteza Gholipour ;
Mehrzad Karamimanesh ;
Mohd Sahid ;
Adil Zaidi .
Circuits, Systems, and Signal Processing, 2022, 41 :3081-3105
[45]   A new design of low power varactor based voltage controlled oscillator [J].
Kumar M. ;
Dwivedi D. .
International Journal of Information Technology, 2021, 13 (6) :2533-2541
[46]   Low dynamic power and low leakage power techniques for CMOS motion estimation circuits [J].
Kobayashi, N ;
Ei, T ;
Enomoto, T .
IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03) :271-279
[47]   Two New Schmitt Trigger Circuits Based on Current Sink and Current Source Inverters [J].
Parveen, Sk. Apsana ;
Rukmini, M. S. S. ;
Srinivasulu, Avireni .
2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, :10-14
[48]   Low Power Design Techniques and Implementation Strategies Adopted in VLSI Circuits [J].
Padmavathi, B. ;
Geetha, B. T. ;
Bhuvaneshwari, K. .
2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, :1764-1767
[49]   Estimation of high performance in Schmitt triggers with stacking power-gating techniques in 45 nm CMOS technology [J].
Saxena, Anshul ;
Shrivastava, Akansha ;
Akashe, Shyam .
INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2014, 27 (12) :4369-4383
[50]   Comprehensive Study of Low-power SRAM Design Topologies [J].
Srivastav, Anandita ;
Tripathi, Shailendra Kumar ;
Tiwari, Usha ;
Mandal, Sushanta Kumar .
RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2024, 17 (09) :849-858