Design and Enactment of Diverse Low Power Techniques Based Schmitt Trigger

被引:6
作者
Singh, Mukesh Kumar [1 ]
Akashe, Shyam [1 ]
机构
[1] Inst Technol & Management, Gwalior, India
关键词
Power consumption; Leakage current; MTCMOS technique; SVL technique; Hysteresis; Schmitt trigger circuit; AVL technique; CMOS; REDUCTION; CIRCUIT; ROBUST; FINFET;
D O I
10.1007/s11277-018-5807-1
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In the present-day VLSI system, low power design plays a noteworthy role. As we know that, a circuit with higher power consumption can ruin the performance of the system because in the modern world most of the systems are portable. Subsequently, they are functioned by the batteries. Therefore, it is desirable to have a system which operates at lower supply voltages along with maintaining the performance of the system. This low power system can be attained by abating the leakages of the devices up-to an enormous magnitude. In the contemporary VLSI system, a major role is being contributed by the Schmitt trigger circuit. Schmitt trigger is fundamentally a comparator. It is implemented by using a positive feedback. The Schmitt trigger circuit is used in various devices such as buffer, sub-threshold SRAM, sensors and PWM circuit. It is also used in analog to digital converter. The most significant property of the Schmitt trigger is that they provide hysteresis in their voltage transfer curve. Consequently, they provide better noise immunity as compared to their counterparts. Therefore it becomes quite important to enhance the performance of the Schmitt trigger circuit. The power dissipation of the device can be minimized by minimizing the sub-threshold current. The Schmitt trigger circuit is very imperative in producing a clean pulse from the input signal comprising of noise. There are various applications of Schmitt trigger circuit such as in scheming the oscillator circuit, analog to digital converter, function generator, signal conditioning and numerous applications. Thus, it becomes noteworthy to boost its performance by plummeting the leakages and power consumption of the Schmitt trigger circuit. We have realized the Schmitt trigger circuit by the use of FinFET. Therefore, we have got some optimum output in the parameters such as hysteresis width, power consumption and total noise of the Schmitt trigger circuit, but the leakages have been augmented. Thereafter, we have implemented several techniques on the Schmitt trigger circuit to shrink the leakage current, leakage power and other parameters further. We have applied Self Controllable Voltage Level, Adaptive voltage level and MTCMOS technique on the Schmitt trigger circuit using FinFET to further augment the presentation. All the circuits have been simulated in the virtuoso tool of the cadence in 45 nm VLSI domain. We have applied 0.7 V of the supply voltage to perform the simulation and got some tremendous outcome.
引用
收藏
页码:2105 / 2125
页数:21
相关论文
共 50 条
[31]   Design and Analysis of Domino Logic Schmitt Trigger Circuit for Digital Frequency Meter [J].
Kannaujiya, Aryan ;
Shah, Ambika Prasad .
2024 31ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, ICECS, 2024,
[32]   Design of hardened flip-flop using Schmitt trigger-based SEM latch in CNTFET technology [J].
Badugu, Divya Madhuri ;
Sunithamani, S. ;
Shaik, Javid Basha ;
Vobulapuram, Ramesh Kumar .
CIRCUIT WORLD, 2021, 47 (01) :51-59
[33]   Schmitt Trigger-Based Low Leakage and Half-Select Free Near-Threshold 10T SRAM Architecture [J].
Kumar, Appikatla Phani ;
Lorenzo, Rohit ;
Abbasian, Erfan ;
Sachdeva, Ashish .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025, 34 (15)
[34]   Design and Implementation of Low power FinFET based Compressor [J].
Nagaraju, V. Siva ;
Babu, P. Ashok ;
Sadgurbabu, B. ;
Vallabhuni, Rajeev Ratna .
ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, :532-536
[35]   Design of CMOS based D Flip-Flop with Different Low Power Techniques [J].
Bhardwaj, Aman ;
Chauhan, Vedang ;
Kumar, Manoj .
2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, :834-839
[36]   Design of a Schmitt-Trigger-Based 7T SRAM cell for variation resilient Low-Energy consumption and reliable internet of things applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
[37]   Design techniques for low power high bandwidth upconversion in CMOS [J].
De Ranter, C ;
Steyaert, M .
ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, :237-242
[38]   Design Methodologies and Circuit Optimization Techniques for Low Power CMOS VLSI Design [J].
Geetha, B. T. ;
Padmavathi, B. ;
Perumal, V .
2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, :1759-1763
[39]   Estimation of Leakage Reduction in FinFET Based Schmitt Trigger by Applying SVL Technique [J].
Sharma, Pawan ;
Khandelwal, Saurabh ;
Akashe, Shyam .
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (02) :93-107
[40]   Enactment of FinFET Based SRAM with Low Power, Noise and Data Retention at 45 nm Technology [J].
Sable, Varun ;
Akashe, Shyam .
ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 :275-281