Design and Enactment of Diverse Low Power Techniques Based Schmitt Trigger

被引:6
作者
Singh, Mukesh Kumar [1 ]
Akashe, Shyam [1 ]
机构
[1] Inst Technol & Management, Gwalior, India
关键词
Power consumption; Leakage current; MTCMOS technique; SVL technique; Hysteresis; Schmitt trigger circuit; AVL technique; CMOS; REDUCTION; CIRCUIT; ROBUST; FINFET;
D O I
10.1007/s11277-018-5807-1
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In the present-day VLSI system, low power design plays a noteworthy role. As we know that, a circuit with higher power consumption can ruin the performance of the system because in the modern world most of the systems are portable. Subsequently, they are functioned by the batteries. Therefore, it is desirable to have a system which operates at lower supply voltages along with maintaining the performance of the system. This low power system can be attained by abating the leakages of the devices up-to an enormous magnitude. In the contemporary VLSI system, a major role is being contributed by the Schmitt trigger circuit. Schmitt trigger is fundamentally a comparator. It is implemented by using a positive feedback. The Schmitt trigger circuit is used in various devices such as buffer, sub-threshold SRAM, sensors and PWM circuit. It is also used in analog to digital converter. The most significant property of the Schmitt trigger is that they provide hysteresis in their voltage transfer curve. Consequently, they provide better noise immunity as compared to their counterparts. Therefore it becomes quite important to enhance the performance of the Schmitt trigger circuit. The power dissipation of the device can be minimized by minimizing the sub-threshold current. The Schmitt trigger circuit is very imperative in producing a clean pulse from the input signal comprising of noise. There are various applications of Schmitt trigger circuit such as in scheming the oscillator circuit, analog to digital converter, function generator, signal conditioning and numerous applications. Thus, it becomes noteworthy to boost its performance by plummeting the leakages and power consumption of the Schmitt trigger circuit. We have realized the Schmitt trigger circuit by the use of FinFET. Therefore, we have got some optimum output in the parameters such as hysteresis width, power consumption and total noise of the Schmitt trigger circuit, but the leakages have been augmented. Thereafter, we have implemented several techniques on the Schmitt trigger circuit to shrink the leakage current, leakage power and other parameters further. We have applied Self Controllable Voltage Level, Adaptive voltage level and MTCMOS technique on the Schmitt trigger circuit using FinFET to further augment the presentation. All the circuits have been simulated in the virtuoso tool of the cadence in 45 nm VLSI domain. We have applied 0.7 V of the supply voltage to perform the simulation and got some tremendous outcome.
引用
收藏
页码:2105 / 2125
页数:21
相关论文
共 50 条
[11]   A Low Power Schmitt Trigger Design using SBT technique in 180nm CMOS Technology [J].
Suresh, Ambothu .
2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, :533-536
[12]   A Low Power Soft Error Hardened Latch with Schmitt-Trigger-Based C-Element [J].
Tajima, Saki ;
Togawa, Nozomu ;
Yanagisawa, Masao ;
Shi, Youhua .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (07) :1025-1034
[13]   Single-Ended Schmitt-Trigger-Based Robust Low-Power SRAM Cell [J].
Ahmad, Sayeed ;
Gupta, Mohit Kumar ;
Alam, Naushad ;
Hasan, Mohd .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) :2634-2642
[14]   Parallel Feedback Controlled Low-Power and Reliable Schmitt Trigger Circuit [J].
Khola, Raveesh ;
Kumar, Kaushal ;
Dhale, Nitesh Kumar ;
Kannaujiya, Aryan ;
Shahe, Ambika Prasad .
VLSI FOR EMBEDDED INTELLIGENCE, VDAT 2023, 2024, 1210 :53-62
[15]   Design and Simulation of Low Voltage Dual Supply Schmitt Trigger with Variable Hysteresis [J].
Martin, Melissa B. ;
Cruz, Febus Reidj G. .
2020 11TH IEEE CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC), 2020, :123-127
[16]   Low-power VCII-based Current-Mode Schmitt Trigger with High Drive Capabilities [J].
Colaiuda, Davide ;
Barile, Gianluca ;
Leoni, Alfieri ;
Stomelli, Vincenzo ;
Ferri, Giuseppe .
2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024, 2024,
[17]   Accurate Analysis and Design of Integrated Single Input Schmitt Trigger Circuits [J].
Elmezayen, Mohamed R. ;
Hu, Wei ;
Maghraby, Amr M. ;
Abougindia, Islam T. ;
Ay, Suat U. .
JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2020, 10 (03) :1-20
[18]   Power and delay optimization of domino Schmitt trigger configurations with enhanced hysteresis voltage [J].
Ramakrishna, S. Balaji ;
Madhusudhan, S. ;
Nikshep, B. ;
Naveen, B. ;
Teerthaprasad, H. D. .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (01) :53-61
[19]   Power and delay optimization of domino Schmitt trigger configurations with enhanced hysteresis voltage [J].
S. Balaji Ramakrishna ;
S. Madhusudhan ;
B. Nikshep ;
B. Naveen ;
H. D. Teerthaprasad .
Analog Integrated Circuits and Signal Processing, 2020, 102 :53-61
[20]   Low power, high speed Schmitt trigger using SVL technique in nanoscale CMOS technology [J].
Saxena, Anshul ;
Shrivastava, Akansha ;
Akashe, Shyam .
INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2016, 9 (02) :85-94