Design and Enactment of Diverse Low Power Techniques Based Schmitt Trigger

被引:5
|
作者
Singh, Mukesh Kumar [1 ]
Akashe, Shyam [1 ]
机构
[1] Inst Technol & Management, Gwalior, India
关键词
Power consumption; Leakage current; MTCMOS technique; SVL technique; Hysteresis; Schmitt trigger circuit; AVL technique; CMOS; REDUCTION; CIRCUIT; ROBUST; FINFET;
D O I
10.1007/s11277-018-5807-1
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In the present-day VLSI system, low power design plays a noteworthy role. As we know that, a circuit with higher power consumption can ruin the performance of the system because in the modern world most of the systems are portable. Subsequently, they are functioned by the batteries. Therefore, it is desirable to have a system which operates at lower supply voltages along with maintaining the performance of the system. This low power system can be attained by abating the leakages of the devices up-to an enormous magnitude. In the contemporary VLSI system, a major role is being contributed by the Schmitt trigger circuit. Schmitt trigger is fundamentally a comparator. It is implemented by using a positive feedback. The Schmitt trigger circuit is used in various devices such as buffer, sub-threshold SRAM, sensors and PWM circuit. It is also used in analog to digital converter. The most significant property of the Schmitt trigger is that they provide hysteresis in their voltage transfer curve. Consequently, they provide better noise immunity as compared to their counterparts. Therefore it becomes quite important to enhance the performance of the Schmitt trigger circuit. The power dissipation of the device can be minimized by minimizing the sub-threshold current. The Schmitt trigger circuit is very imperative in producing a clean pulse from the input signal comprising of noise. There are various applications of Schmitt trigger circuit such as in scheming the oscillator circuit, analog to digital converter, function generator, signal conditioning and numerous applications. Thus, it becomes noteworthy to boost its performance by plummeting the leakages and power consumption of the Schmitt trigger circuit. We have realized the Schmitt trigger circuit by the use of FinFET. Therefore, we have got some optimum output in the parameters such as hysteresis width, power consumption and total noise of the Schmitt trigger circuit, but the leakages have been augmented. Thereafter, we have implemented several techniques on the Schmitt trigger circuit to shrink the leakage current, leakage power and other parameters further. We have applied Self Controllable Voltage Level, Adaptive voltage level and MTCMOS technique on the Schmitt trigger circuit using FinFET to further augment the presentation. All the circuits have been simulated in the virtuoso tool of the cadence in 45 nm VLSI domain. We have applied 0.7 V of the supply voltage to perform the simulation and got some tremendous outcome.
引用
收藏
页码:2105 / 2125
页数:21
相关论文
共 50 条
  • [1] Design and Enactment of Diverse Low Power Techniques Based Schmitt Trigger
    Mukesh Kumar Singh
    Shyam Akashe
    Wireless Personal Communications, 2018, 101 : 2105 - 2125
  • [2] Design and Evaluation of Low Power CMOS Based Schmitt Trigger Circuits
    Maniteja N.
    Sahithi K.
    Neelima K.
    Meruva K.R.
    Russian Microelectronics, 2023, 52 (06) : 556 - 564
  • [3] Design of Low Power Schmitt Trigger Using Mtcmos Technique
    Kulshrestha, Deeksha
    Meenalakshmi
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 107 - 115
  • [4] On the Design of Low Power CMOS Schmitt Trigger for Biomedical Application
    Hosseinnejad, Mahdi
    Erfanian, Abbas
    Karami, Mohammad Azim
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 1756 - 1760
  • [5] Low power Schmitt trigger circuit
    Al-Sarawi, SF
    ELECTRONICS LETTERS, 2002, 38 (18) : 1009 - 1010
  • [6] DESIGN OF LOW POWER SCHMITT TRIGGER LOGIC GATES USING VTCMOS
    Kadu, Anup W.
    Kalbande, Monica
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [7] DESIGN OF LOW POWER 8T SRAM WITH SCHMITT TRIGGER LOGIC
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2014, 9 (06): : 670 - 677
  • [8] Design & Optimization of FinFET based Schmitt Trigger using Leakage Reduction Techniques
    Sharma, Pawan
    Khandelwal, Saurabh
    Akashe, Shyam
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 70 - 74
  • [9] Area and Power Efficient Layout Design of Schmitt Trigger
    Raza, Ghulam Ahmad
    Mehra, Rajesh
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [10] An ultra-low-power CNFET-based improved Schmitt trigger design for VLSI sensor applications
    Vidhyadharan, Abhay Sanjay
    Vidhyadharan, Sanjay
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (04)