The Stability Performance Analysis of SRAM Cell Topologies in 90nm and 130nm CMOS technology

被引:6
|
作者
Gaadhe, Ajjay [1 ]
Shirode, Ujwal [1 ]
Kanphade, Rajendra [2 ]
机构
[1] PCETs Pimpri Chinchwad Coll Engn Nigdi, Elect & Telecommun, Pune, Maharashtra, India
[2] Jaywantrao Sawant Coll Engn Hadapsar, Elect & Telecommun, Pune, Maharashtra, India
来源
2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI) | 2021年
关键词
Cell ratio (CR); Data Stability; Pull up ratio (PR); Read Stability; Static Noise Margin; Write Ability; Static Random Access Memory (SRAM) Cell;
D O I
10.1109/ESCI50559.2021.9396973
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of highly stable Static Random-Access Memory with reliability has always been challenge giving rise to advancements in different SRAM topologies. With Scaling of CMOS technology power performance of SRAM cell topology is improved at the expense of ability to retain data which is crucial performance parameter defining reliability. The Performance of 6T (transistor), 8T, 9T, 10T SRAM cell with respect to stability with technology scaling is presented in this paper. The paper also emphasizes on the effect of variations in cell ratio and pull up ratio on the SRAM cell stability. The stability analysis has been carried out at 90nm and 130nm process node using CMOS technology in H-spice environment. The results presented in this paper shows improvement of static noise margin in read state and write state of 10T SRAM cell as compare to 6T SRAM cell by 208.7% and 23.59% respectively at 90nm process. The technology scaling resulted in the degradation of SRAM cell stability. The static noise margin in read state and write state of 10T SRAM cell is hampered by 24.11% and 10.85% respectively at 90 nm node as compare to analysis at 130nm node.
引用
收藏
页码:733 / 736
页数:4
相关论文
共 50 条
  • [1] PowerPC 970 in 130nm and 90nm technologies
    Rohrer, NJ
    Canada, M
    Cohen, E
    Ringler, M
    Mayfield, M
    Sandon, P
    Kartschoke, P
    Heaslip, J
    Allen, J
    McCormick, P
    Pflüger, T
    Zimmerman, J
    Lichtenau, C
    Werner, T
    Salem, G
    Ross, M
    Appenzeller, D
    Thygesen, D
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 68 - 69
  • [2] Implementation of CMOS Charge Sharing Dynamic Latch Comparator in 130nm and 90nm Technologies
    Kapadia, Dhanisha N.
    Gandhi, Priyesh P.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 16 - 20
  • [3] Library characterization and modeling for 130nm and 90nm SoC design
    Roethig, W
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 383 - 386
  • [4] Statistical analysis of systematic and random variability of flip-flop race immunity in 130nm and 90nm CMOS technologies
    Neuberger, Gustavo
    Kastensmidt, Fernanda
    Reis, Ricardo
    Wirth, Gilson
    Brederlow, Ralf
    Pacha, Christian
    VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 78 - +
  • [5] NBTI reliability analysis for a 90nm CMOS technology
    Puchner, H
    Hinh, L
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 257 - 260
  • [6] Comparative analysis of comparators in 90nm CMOS Technology
    Khatak, Anil
    Kumar, Manoj
    Dhull, Sanjeev
    2018 INTERNATIONAL CONFERENCE ON POWER ENERGY, ENVIRONMENT AND INTELLIGENT CONTROL (PEEIC), 2018, : 493 - 500
  • [7] Low Power Consumption based 4T SRAM Cell for CMOS 130nm Technology
    Goyal, Anshul
    Agarwal, Vimal Kumar
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 590 - 593
  • [8] Statistical Analysis of Normality of Systematic and Random Variability of Flip-Flop Race Immunity in 130nm and 90nm CMOS Technologies
    Neuberger, Gustavo
    Wirth, Gilson
    Kastensmidt, Fernanda
    Reis, Ricardo
    VLSI-SOC: ADVANCED TOPICS ON SYSTEMS ON A CHIP, 2009, 291 : 1 - 16
  • [9] Migration of 90nm mask and wafer lithography learning into 130nm mask production to improve performance and yield
    Watts, AJ
    Wang, YY
    Rankin, JH
    23RD ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PTS 1 AND 2, 2003, 5256 : 324 - 330
  • [10] Performance Analysis and Simulation of Spiral and Active Inductor in 90nm CMOS Technology
    Sayem, Ahmed S.
    Rashid, Sakera
    Akter, Sohely
    Faruqe, Omar
    Hossam-E-Haider, Md
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT), 2018, : 570 - 575