共 50 条
- [1] PowerPC 970 in 130nm and 90nm technologies 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 68 - 69
- [2] Implementation of CMOS Charge Sharing Dynamic Latch Comparator in 130nm and 90nm Technologies 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 16 - 20
- [3] Library characterization and modeling for 130nm and 90nm SoC design IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 383 - 386
- [4] Statistical analysis of systematic and random variability of flip-flop race immunity in 130nm and 90nm CMOS technologies VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 78 - +
- [5] NBTI reliability analysis for a 90nm CMOS technology ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 257 - 260
- [6] Comparative analysis of comparators in 90nm CMOS Technology 2018 INTERNATIONAL CONFERENCE ON POWER ENERGY, ENVIRONMENT AND INTELLIGENT CONTROL (PEEIC), 2018, : 493 - 500
- [7] Low Power Consumption based 4T SRAM Cell for CMOS 130nm Technology 2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 590 - 593
- [8] Statistical Analysis of Normality of Systematic and Random Variability of Flip-Flop Race Immunity in 130nm and 90nm CMOS Technologies VLSI-SOC: ADVANCED TOPICS ON SYSTEMS ON A CHIP, 2009, 291 : 1 - 16
- [9] Migration of 90nm mask and wafer lithography learning into 130nm mask production to improve performance and yield 23RD ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PTS 1 AND 2, 2003, 5256 : 324 - 330
- [10] Performance Analysis and Simulation of Spiral and Active Inductor in 90nm CMOS Technology 2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT), 2018, : 570 - 575