A Low-Memory-Access Flexible Architecture for FFT

被引:0
|
作者
Chen, Kuan-Hung [1 ]
机构
[1] Feng Chia Univ, Dept Elect Engn, Taichung, Taiwan
来源
INTELLIGENT SYSTEMS AND APPLICATIONS (ICS 2014) | 2015年 / 274卷
关键词
Energy-efficient; FFT; flexible architecture; long-length; VLSI architecture;
D O I
10.3233/978-1-61499-484-8-289
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Because memory access is a major cause of power dissipated by the long-length Fast Fourier Transformation (FFT) architecture, this paper explores the design space expanded by FFT size and radix number in detail and presents a novel low-memory-access flexible architecture for computing any long-length 2(n)-point FFT. The proposed hardware solution possesses the following attractive features to reflect its novelty as compared to the existing designs. First, the authors identified that memory consumes major energy dissipation of a FFT processor and proposed to reduce memory access through decreasing the number of FFT butterfly stages. The second one is that we adopt the design concept of programmable processors to provide the flexibility in dynamically configuring the hardware for computing variable-length FFT without sacrificing the hardware utilization as contrary to the feed-forward architecture. Such low-memory-access flexible architecture can reduce almost 70% memory access or 30% power consumption for FFT computation.
引用
收藏
页码:289 / 297
页数:9
相关论文
共 50 条
  • [41] Low Power QDI Asynchronous FFT
    Tang, Benjamin Z.
    Lane, Frank
    2016 22ND IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2016, : 87 - 88
  • [42] A Low-Cost Continuous-Flow Parallel Memory-Based FFT Processor for UWB Applications
    Wey, Chin-Long
    Lin, Shin-Yo
    Wang, Hsu-Sheng
    Chen, Hung-Lieh
    Huang, Chun-Ming
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (01) : 315 - 323
  • [43] Dynamically Reconfigurable FFT Processor for Flexible OFDM Baseband Processing
    Ferreira, Mario Lopes
    Barahimi, Amin
    Ferreira, Joao Canas
    2016 11TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2016,
  • [44] CONCURRENT ERROR-DETECTION AND FAULT LOCATION IN AN FFT ARCHITECTURE
    LOMBARDI, F
    MUZIO, JC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) : 728 - 736
  • [45] Twin Butterfly High Throughput Parallel Architecture FFT Algorithm
    Wang Chao
    Han Yun Peng
    ISISE 2008: INTERNATIONAL SYMPOSIUM ON INFORMATION SCIENCE AND ENGINEERING, VOL 2, 2008, : 637 - +
  • [46] MODULAR ARCHITECTURE FOR HIGH-PERFORMANCE IMPLEMENTATION OF THE FFT ALGORITHM
    SAPIECHA, K
    JAROCKI, R
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (12) : 1464 - 1468
  • [47] EFFICIENT ARCHITECTURE MAPPING OF FFT/IFFT FOR COGNITIVE RADIO NETWORKS
    Wang, Guohui
    Yin, Bei
    Cho, Inkeun
    Cavallaro, Joseph R.
    Bhattacharyya, Shuvra
    Takala, Jarmo
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [48] Superscalar Power Efficient Fast Fourier Transform FFT Architecture
    Ahsan, Muhammad
    Elahi, Ehtsham
    Farooqi, Waqas Ahmad
    2009 2ND INTERNATIONAL CONFERENCE ON COMPUTER, CONTROL AND COMMUNICATION, 2009, : 549 - 552
  • [49] A multi-radix FFT processor using Pipeline in Memory-based Architecture (PIMA) for DVB-T/H systems
    Chen, K. H.
    Li, Y. S.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 549 - 553
  • [50] CONFIGURABLE, RESOURCE-OPTIMIZED FFT ARCHITECTURE FOR OFDM COMMUNICATION
    Cho, Inkeun
    Shen, Chung-Ching
    Tachwali, Yahia
    Hsu, Chia-Jui
    Bhattacharyya, Shuvra S.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2746 - 2750