A Low-Memory-Access Flexible Architecture for FFT

被引:0
|
作者
Chen, Kuan-Hung [1 ]
机构
[1] Feng Chia Univ, Dept Elect Engn, Taichung, Taiwan
来源
INTELLIGENT SYSTEMS AND APPLICATIONS (ICS 2014) | 2015年 / 274卷
关键词
Energy-efficient; FFT; flexible architecture; long-length; VLSI architecture;
D O I
10.3233/978-1-61499-484-8-289
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Because memory access is a major cause of power dissipated by the long-length Fast Fourier Transformation (FFT) architecture, this paper explores the design space expanded by FFT size and radix number in detail and presents a novel low-memory-access flexible architecture for computing any long-length 2(n)-point FFT. The proposed hardware solution possesses the following attractive features to reflect its novelty as compared to the existing designs. First, the authors identified that memory consumes major energy dissipation of a FFT processor and proposed to reduce memory access through decreasing the number of FFT butterfly stages. The second one is that we adopt the design concept of programmable processors to provide the flexibility in dynamically configuring the hardware for computing variable-length FFT without sacrificing the hardware utilization as contrary to the feed-forward architecture. Such low-memory-access flexible architecture can reduce almost 70% memory access or 30% power consumption for FFT computation.
引用
收藏
页码:289 / 297
页数:9
相关论文
共 50 条
  • [21] Energy efficient low power shared-memory Fast Fourier Transform (FFT) processor with dynamic voltage scaling
    Fitrio, D
    Singh, J
    Stojcevski, A
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [22] A Joint Filter and Spectrum Shifting Architecture for Low Complexity Flexible UFMC in 5G
    Kumar, Vikas
    Mukherjee, Mithun
    Lloret, Jaime
    Ren, Zhenwen
    Kumari, Mamta
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2021, 20 (10) : 6706 - 6714
  • [23] Low-Power/High-Speed Scalable and Subchannelizable FFT Architecture for SOFDMA Application
    Lee, Yang-Han
    Chiang, Jen-Shiun
    Chou, Yen-Hsih
    Lee, Yu-Shih
    Tseng, Hsien-Wei
    Chuang, Ming-Hsueh
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2008, 11 (03): : 313 - 324
  • [24] A Low Latency FFT/IFFT Architecture for Massive MIMO Systems Utilizing OFDM Guard Bands
    Mandavi, Mojtaba
    Edfors, Ove
    Owall, Viktor
    Liu, Liang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (07) : 2763 - 2774
  • [25] Time and Memory Requirements of the Nonequispaced FFT
    Stefan Kunis
    Daniel Potts
    Sampling Theory in Signal and Image Processing, 2008, 7 (1): : 77 - 100
  • [26] Parallel Memory Accessing for FFT Architectures
    Kitsakis, V.
    Nakos, K.
    Reisis, D.
    Vlassopoulos, N.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (11): : 1593 - 1607
  • [27] Parallel Memory Accessing for FFT Architectures
    V. Kitsakis
    K. Nakos
    D. Reisis
    N. Vlassopoulos
    Journal of Signal Processing Systems, 2018, 90 : 1593 - 1607
  • [28] VHDL Implementation of a Flexible and Synthesizable FFT Processor
    Correa, I. S.
    Freitas, L. C.
    Klautau, A.
    Costa, J. C. W. A.
    IEEE LATIN AMERICA TRANSACTIONS, 2012, 10 (01) : 1180 - 1183
  • [29] An Efficient FFT Architecture for OFDM Communication Systems
    Harikrishna, K.
    Rao, T. Rama
    Labay, Valadimir A.
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 449 - +
  • [30] A Reconfigurable Floating-Point FFT Architecture
    Wu, Chenlu
    Cao, Wei
    Zhou, Xuegong
    Wang, Lingli
    Wang, Fang
    Yuan, Baodi
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,