A Low-Memory-Access Flexible Architecture for FFT

被引:0
|
作者
Chen, Kuan-Hung [1 ]
机构
[1] Feng Chia Univ, Dept Elect Engn, Taichung, Taiwan
来源
INTELLIGENT SYSTEMS AND APPLICATIONS (ICS 2014) | 2015年 / 274卷
关键词
Energy-efficient; FFT; flexible architecture; long-length; VLSI architecture;
D O I
10.3233/978-1-61499-484-8-289
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Because memory access is a major cause of power dissipated by the long-length Fast Fourier Transformation (FFT) architecture, this paper explores the design space expanded by FFT size and radix number in detail and presents a novel low-memory-access flexible architecture for computing any long-length 2(n)-point FFT. The proposed hardware solution possesses the following attractive features to reflect its novelty as compared to the existing designs. First, the authors identified that memory consumes major energy dissipation of a FFT processor and proposed to reduce memory access through decreasing the number of FFT butterfly stages. The second one is that we adopt the design concept of programmable processors to provide the flexibility in dynamically configuring the hardware for computing variable-length FFT without sacrificing the hardware utilization as contrary to the feed-forward architecture. Such low-memory-access flexible architecture can reduce almost 70% memory access or 30% power consumption for FFT computation.
引用
收藏
页码:289 / 297
页数:9
相关论文
共 50 条
  • [3] Low Power and Memory Efficient FFT Architecture Using Modified CORDIC Algorithm
    Malashri, A.
    Paramasivam, C.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1041 - 1046
  • [4] Distributed-Memory-Based FFT Architecture and FPGA Implementations
    Nash, J. Greg
    ELECTRONICS, 2018, 7 (07):
  • [5] Low Power Pipelined FFT Processor Architecture on FPGA
    Hassan, S. L. M.
    Sulaiman, N.
    Halim, I. S. A.
    2018 9TH IEEE CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC2018), 2018, : 31 - 34
  • [6] Influence of memory access patterns to small-scale FFT performance
    Lobeiras, J.
    Amor, M.
    Doallo, R.
    JOURNAL OF SUPERCOMPUTING, 2013, 64 (01): : 120 - 131
  • [7] Influence of memory access patterns to small-scale FFT performance
    J. Lobeiras
    M. Amor
    R. Doallo
    The Journal of Supercomputing, 2013, 64 : 120 - 131
  • [8] A LOW-LATENCY FFT-IFFT CASCADE ARCHITECTURE
    Parhi, Keshab K.
    2024 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, ICASSP 2024, 2024, : 181 - 185
  • [9] A Low-Complexity Mixed-Radix FFT Rotator Architecture
    Tsai, Wei-Lun
    Chen, Sau-Gee
    Huang, Shen-Jui
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 183 - 186
  • [10] Low Power and Area efficient FFT architecture through decomposition technique
    Shashidhara, K. S.
    Srinivasaiah, H. C.
    2017 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2017,