Gate engineered heterostructure junctionless TFET with Gaussian doping profile for ambipolar suppression and electrical performance improvement

被引:55
作者
Aghandeh, Hadi [1 ]
Ziabari, Seyed Ali Sedigh [2 ]
机构
[1] Mehrastan Inst Higher Educ, Dept Elect Engn, Astaneh Ashrafieh, Gilan, Iran
[2] Islamic Azad Univ, Rasht Branch, Dept Elect Engn, Rasht, Iran
关键词
Junctionless tunnel field-effect transistor; Ambipolar current; Gaussian doping; Heterostructure; FIELD-EFFECT TRANSISTOR; TUNNEL FET; RF PERFORMANCE; WORK FUNCTION; LOW-VOLTAGE; DESIGN; ANALOG; DEVICE; SI;
D O I
10.1016/j.spmi.2017.06.018
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This study investigates a junctionless tunnel field-effect transistor with a dual material gate and a heterostructure channel/source interface (DMG-H-JLTFET). We find that using the heterostructure interface improves device behavior by reducing the tunneling barrier width at the channel/source interface. Simultaneously, the dual material gate structure decreases ambipolar current by increasing the tunneling barrier width at the drain/channel interface. The performance of the device is analyzed based on the energy band diagram at on, off, and ambipolar states. Numerical simulations demonstrate improvements in I-ON, l(OFF), I-ON/I-OFF, subthreshold slope (SS), transconductance and cut-off frequency and suppressed ambipolar behavior. Next, the workfunction optimization of dual material gate is studied. It is found that if appropriate workfunctions are selected for tunnel and auxiliary gates, the JLTFET exhibits considerably improved performance. We then study the influence of Gaussian doping distribution at the drain and the channel on the ambipolar performance of the device and find that a Gaussian doping profile and a dual material gate structure remarkably reduce ambipolar current. Gaussian doped DMG-H-JLTFET, also exhibits enhanced I-OFF, I-ON/I-OFF, SS and a low threshold voltage without degrading I-OFF. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:103 / 114
页数:12
相关论文
共 57 条
[21]   A junctionless tunnel field effect transistor with low subthreshold slope [J].
Ghosh, Bahniman ;
Bal, Punyasloka ;
Mondal, Partha .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (03) :428-436
[22]   Junctionless Tunnel Field Effect Transistor [J].
Ghosh, Bahniman ;
Akram, Mohammad Waseem .
IEEE ELECTRON DEVICE LETTERS, 2013, 34 (05) :584-586
[23]   Junctionless Tunnel Field Effect Transistor with Nonuniform Doping [J].
Goswami, Yogesh ;
Asthana, Pranav ;
Basak, Shibir ;
Ghosh, Bahniman .
INTERNATIONAL JOURNAL OF NANOSCIENCE, 2015, 14 (03)
[24]   Analog performance of Si junctionless tunnel field effect transistor and its improvisation using III-V semiconductor [J].
Goswami, Yogesh ;
Ghosh, Bahniman ;
Asthana, Pranav Kumar .
RSC ADVANCES, 2014, 4 (21) :10761-10765
[25]  
Gundapaneni S., 2013, PHYS SEMICOND DEVICE, P289
[26]   An analysis on the ambipolar current in Si double-gate tunnel FETs [J].
Hraziia ;
Vladimirescu, Andrei ;
Amara, Amara ;
Anghel, Costin .
SOLID-STATE ELECTRONICS, 2012, 70 :67-72
[27]   Can Homojunction Tunnel FETs Scale Below 10 nm? [J].
Ilatikhameneh, Hesameddin ;
Klimeck, Gerhard ;
Rahman, Rajib .
IEEE ELECTRON DEVICE LETTERS, 2016, 37 (01) :115-118
[28]   Tunnel field-effect transistors as energy-efficient electronic switches [J].
Ionescu, Adrian M. ;
Riel, Heike .
NATURE, 2011, 479 (7373) :329-337
[29]  
Juyal R., 2016, ICACCA
[30]  
Kam H, 2008, INT EL DEVICES MEET, P427