Design of Low-Power Multiplier Using UCSLA Technique

被引:2
作者
Ravi, S. [1 ]
Patel, Anand [1 ]
Shabaz, Md [1 ]
Chaniyara, Piyush M. [1 ]
Kittur, Harish M. [1 ]
机构
[1] VIT Univ, SENSE, Vellore, Tamil Nadu, India
来源
ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2 | 2015年 / 325卷
关键词
UCSLA; VCSLA; CSKA; BEC-1; Low power;
D O I
10.1007/978-81-322-2135-7_14
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Multiplication is one of the major fundamental operations and key hardware blocks in any digital system. This paper presents the comparison of the VLSI design of uniform carry select adder (UCSLA)-based multiplier technique with the variable carry select adder (VCSLA)-based multiplier technique. The analysis is carried out on the different bit sized values of unsigned inputs, and output results show that the area, power, and delay are reduced in the UCSLA-based multiplier technique compared to VCSLA-based technique. The timing delay in 64-bit VCSLA-based multiplier technique is 95.25 ns for performing the multiplication, which is reduced by 11.11 % in the UCSLA-based multiplier technique. In the same manner, area is reduced by 39.42 % and power also reduced by 19.28 % in UCSLA-based multiplier technique. The simulation works of multipliers are carried out in Verilog-HDL (Modelsim). After the simulation, the results are obtained using cadence tool.
引用
收藏
页码:119 / 126
页数:8
相关论文
共 7 条
[1]  
Allipeers K., 2012, EFFICIENT 64 BIT CAR, V2, P550
[2]   Carry-select adder using single ripple-carry adder [J].
Chang, TY ;
Hsiao, MJ .
ELECTRONICS LETTERS, 1998, 34 (22) :2101-2103
[3]  
Hemima R., 2011, Proceedings 2011 International Conference on Signal Processing, Communication, Computing and Networking Technologies (ICSCCN 2011), P685, DOI 10.1109/ICSCCN.2011.6024638
[4]  
Rabaey JM, 2001, DIGITAL INTEGRATED C
[5]   Low-Power and Area-Efficient Carry Select Adder [J].
Ramkumar, B. ;
Kittur, Harish M. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) :371-375
[6]  
Reddy Deepthi Obul, 2012, INT J ENG RES DEV, V3, P29
[7]  
Tyagi A., 1990, Proceedings. 1990 IEEE International Conference on Computer Design: VLSI in Computers and Processors (Cat. No.90CH2909-0), P255, DOI 10.1109/ICCD.1990.130219