A low-power bus design using joint repeater insertion and coding

被引:2
|
作者
Sridhara, SR [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
crosstalk; low-power; repeaters; coding;
D O I
10.1109/LPE.2005.195494
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose joint repeater insertion and crosstalk avoidance coding as a low-power alternative to repeater insertion for global bus design in nanometer technologies. We develop a methodology to calculate the repeater size and separation that minimize the total power dissipation for joint repeater insertion and coding for a specific delay target. This methodology is employed to obtain power vs. delay trade-offs for 130-nm, 90-nm, 65-nm, and 45-nm technology nodes. Using ITRS technology scaling data, we show that proposed technique provides 54%, 67%, and 69% power savings over optimally repeater-inserted 10-mm 32-bit bus at 90-nm, 65-nm, and 45-nm technology nodes, respectively, while achieving the same delay.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [1] A novel low-power bus design for bus-invert coding
    Yoon, Myungchul
    Roh, Byeong-Hee
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 731 - 734
  • [2] An efficient low-power repeater-insertion scheme
    Peng, Yuantao
    Liu, Xun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (12) : 2726 - 2736
  • [3] LOW-POWER FIBER OPTIC REPEATER DESIGN
    EPPES, TA
    HOLLAND, JM
    ELECTRO-OPTICAL SYSTEMS DESIGN, 1977, 9 (05): : 41 - 43
  • [4] Skewed repeater bus: A low-power scheme for on-chip buses
    Ghoneima, Maged M.
    Khellah, Muhammad M.
    Tschanz, James
    Ye, Yibin
    Kurd, Nasser
    Barkatullah, Javed S.
    Nimmagadda, Srikanth
    Ismail, Yehea
    De, Vivek K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (07) : 1904 - 1910
  • [5] Low-power repeater insertion with both delay and slew rate constraints
    Peng, Yuantao
    Liu, Xun
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 302 - +
  • [6] Low-power bus transform coding for multilevel signals
    Rokhani, Fakhrul Zaman
    Sobelman, Gerald E.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1272 - +
  • [7] Dynamic coding technique for low-power data bus
    Madhu, M
    Murty, VS
    Kamakoti, V
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 252 - 253
  • [8] Segmented bus design for low-power systems
    Natl Chung-Cheng Univ, Chiayi, Taiwan
    IEEE Trans Very Large Scale Integr VLSI Syst, 1 (25-29):
  • [9] Segmented bus design for low-power systems
    Chen, JY
    Jone, WB
    Wang, JS
    Lu, HI
    Chen, TF
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 25 - 29
  • [10] Voltage scaling and repeater insertion for high-throughput low-power interconnects
    Deodhar, VV
    Davis, JA
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 349 - 352