Simulation of Voltage Based Efficient Fire Sensor on FPGA Using SSTL IO Standards

被引:0
作者
Kumar, T. [1 ]
Pandey, B. [1 ]
Das, T. [1 ]
Sweety [2 ]
Kumar, Parkash [3 ]
机构
[1] South Asian Univ, Dept Comp Sci, Delhi, India
[2] Maharaja Surajmal Inst, Dept Comp Sci, Delhi, India
[3] Int Islamic Univ Islamabad, Dept Comp Sci, Islamabad, Pakistan
来源
2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE) | 2014年
关键词
Fire Sensor; SSTL; Airflow; Heat Sink; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper an approach is made to design the voltage based efficient fire sensor and for that reason we have used four different kinds of Stub Series Terminated Logic (SSTL) IO standards. Airflow and heat sink are main parameters while analyzing the thermal dissipation in the circuit. In this work we have taken two values for LFM i.e. 250, 500 and three profiles for heat sink are taken, these are low profile, medium profile and high profile. When the voltage sensor is operating at 1THz and LFM is 250 with low profile heat sink, junction temperature of SSTL135_DCI is reduced up to 5.12%, 6.03% and 20.77% as compared to SSTL12, SSTL12_DCI and SSTL135_R respectively. Under same operating frequency and heat sink profile with LFM as 500, we are achieving 3.69%, 5.22% and 17.99% less junction power reduction in SSTL135_DCI with respect to SSTL12, SSTL12_DCI and SSTL135_R respectively. This design is implemented on Kintex-7 FPGA, XC7K70T device and -3 speed grades. In this work we have used Verilog as HDL and Xilinx ISE 14.6 as simulator.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 50 条
  • [31] Efficient FPGA-Based Transformer Accelerator Using In-Block Balanced Pruning
    Wang, Saiqun
    Zhang, Hao
    2024 13TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, ICCCAS 2024, 2024, : 18 - 23
  • [32] An efficient KNN algorithm implemented on FPGA based heterogeneous computing system using OpenCL
    Pu, Yuliang
    Peng, Jun
    Huang, Letian
    Chen, John
    2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 167 - 170
  • [33] Optimization of Boundary Scan Tests Using FPGA-Based Efficient Scan Architectures
    Aleksejev, Igor
    Devadze, Sergei
    Jutman, Artur
    Shibin, Konstantin
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (03): : 245 - 255
  • [34] Modeling and simulation of FPGA-based variable-speed drives using Simulink
    Ricci, F
    Le-Huy, H
    MATHEMATICS AND COMPUTERS IN SIMULATION, 2003, 63 (3-5) : 183 - 195
  • [35] Low Voltage Complementary Metal Oxide Semiconductor Based Energy Efficient UART Design on Spartan-6 FPGA
    Kumar, Abhishek
    Pandey, Bishwajeet
    Hussain, D. M. Akbar
    Rahman, Mohammad Atiqur
    Jain, Vishal
    Bahanasse, Ayoub
    2019 11TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN 2019), 2019, : 84 - 87
  • [36] Low Voltage Digitally Controlled Impedance Based Energy Efficient Vedic Multiplier Design on 28nm FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    Jain, Abhishek
    Singh, Deepa
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 952 - 955
  • [37] FPGA Based Highly Efficient, fast & Reliable Controlled Braking Method Based on 13 Level Medium Voltage Drive Suitable for High Inertia
    Kotkar, Deepak
    Gupta, Atul
    Tandel, Tanmay
    Banbakode, Dipak
    Sabat, Millan
    2016 IEEE 6TH INTERNATIONAL CONFERENCE ON POWER SYSTEMS (ICPS), 2016,
  • [38] An Efficient Implementation of FPGA-based Object Detection Using Multi-scale Attention
    Furuta, Masanori
    Ban, Koichiro
    Kobayashi, Daisuke
    Shibata, Tomoyuki
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 321 - 325
  • [39] Efficient hardware task migration for heterogeneous FPGA computing using HDL-based checkpointing
    Hoang-Gia Vu
    Nakada, Takashi
    Nakashima, Yasuhiko
    INTEGRATION-THE VLSI JOURNAL, 2021, 77 : 180 - 192
  • [40] Efficient FPGA Implementation of an ANN-Based Demapper Using Cross-Layer Analysis
    Ney, Jonas
    Hammoud, Bilal
    Dorner, Sebastian
    Herrmann, Matthias
    Clausius, Jannis
    ten Brink, Stephan
    Wehn, Norbert
    ELECTRONICS, 2022, 11 (07)